# **MCX W71** # MCX W71 Product Family Ultra-low-power, Highly Secure, Multiprotocol Wireless MCU with CAN FD Rev. 2 — 09/2024 #### Data Sheet: Technical Data 48HVQFN 7 x 7 x 0.85 mm Pitch 0.5 mm Wettable Flanks ### **Features** - The MCX W71 product family is a low-power, highly secure, single chip multiprotocol wireless MCU that integrates a high performance Bluetooth Low Energy version 5.3 radio and an IEEE 802.15.4 radio supporting Thread, Matter and Zigbee and CAN FD for Industrial applications.. The MCX W71 implements a tri-core architecture to isolate the connectivity, computing and security capabilities. - An integrated FlexCAN supporting CAN and CAN FD compliant with the ISO 11898-1 standard. The multiprotocol radio is energy efficient, supports full simultaneous dual-PAN to enable Thread and Zigbee, and designed for Wi-Fi coexistence. The radio is supported with tested software stacks for Matter, Thread, Zigbee and Bluetooth Low Energy for standalone and hosted applications to enable a range of IoT and industrial applications. - The MCX W71 integrates a state-of-the-art, scalable security architecture including Arm<sup>®</sup> TrustZone<sup>®</sup>-M, a resource domain controller and an isolated EdgeLock<sup>™</sup> Secure Enclave supporting hardware cryptographic accelerators, random number generators, key generation, storage and management, and secure debug. Flash memory contents can optionally be stored as encrypted data and then decrypted on-the-fly enabling protection of sensitive data and algorithms. - The MCX W71 implements a flexible power efficient architecture to extend battery life and reduce energy footprint in IoT devices ### Application core - Up to 96 MHz Arm Cortex®-M33 core - TrustZone-M, IEEE 754 FPU, DSP, MPU, NVIC, SysTick - 8 KB Code Cache to improve performance and efficiency - 1 MB flash memory - 128 KB SRAM - Secure Boot ROM - Bluetooth LE Controller stack and transceiver drivers contained in on-chip radio memory, preserving more onchip system memory for host stack and application space ## Low-power consumption (DCDC 3.6 V, 25 °C) - Typical active core current: < 5.3 mA at 96 MHz (< 55 μA/MHz)</li> - Transceiver current (DC-DC buck mode, 3.3 V supply) ### **EdgeLock Secure Enclave** - Secure boot and debug - Trusted resource domain controller (TRDC) providing programmable control mechanisms for independent processing domains including embedded memory and peripherals 40HVQFN 6 x 6 x 0.85 mm Pitch 0.5 mm Wettable Flanks - Privilege/user - Data only - Execute only - Read-only access - Secure/Non-secure - · Advanced flash access protection - Write/Erase protection, Execute only, Data only access control - Typical RX: 4.7 mA - Typical TX at 0 dBm: 4.6 mA - Typical TX at 10 dBm: 18.7 mA - Less than 3 $\mu A$ in Power-down mode with real-time clock (RTC) active and 32 KB SRAM retention - Less than 1.5 μA in Deep Power-down mode with RTC active - Multiple power-down modes supporting currents as low as 300 nA - Ultra-low leakage Smart Power Switch with less than 100 nA sleep current with exit from internal timer or GPIO. #### Clocks - · 32 MHz RF crystal oscillator - · 32.768 kHz crystal oscillator - Internal 192 MHz high frequency free running oscillator providing 48/64/96 MHz clock - Internal low frequency free running oscillator providing 6 MHz clock - Internal low-power free running oscillator providing 32 kHz clock ### Communication interfaces - FlexCAN with CAN and CAN FD supporting the full implementation of the CAN Specification Version 2.0, Part B. FD Support - · Two Low Power UART (LPUART) modules - Two Low Power SPI modules and one MIPI-I3C module - Two Low Power I2C (LPI2C) modules supporting the System Management Bus (SMBus) Specification, version - One programmable FlexIO module supporting emulation of UART, I2C, I2S, SPI, Camera IF, LCD RGB, PWM/ Waveform generation ### **Analog modules** - 16-bit single ended SAR Analog-to-digital converter (ADC) up to 2 Msps - Two 6-bit High-speed analog comparators (CMP) with 8-bit digital-to-analog converter (DAC) - 1.0 V to 2.1 V Voltage Reference (Vref) ### **Timers** One 2-channel 32-bit timers (LPTPM) - Optional encryption and on-the-fly decryption using a PRINCE XEX block cipher mode - · Hardware encryption and decryption - Symmetric Key Encryption - · AES-128/192/256 - ECB, CBC, CFB, OFB, CTR, GCM, CMAC, and CCM Modes - · ChaCha20 - Asymmetric Key Encryption - · RSA-2048/3072/4096 - ECC NIST P-192/224/256/384/521 - · Curve25519 - Key Exchange Algorithms - ECDH(E) - SPAKE2+ - JPAKE - Digital Signature Algorithms - · ECDSA - · Ed25519 - Hash Algorithms - SHA2-224/256/384/512 - · Poly1305 - · Secure key generation, storage, and management - Pseudo (PRNG) and True Random Number Generator (TRNG) with 512-bits entropy supporting NIST SP 800-90A and SP 800-90B - Support for secure over-the-air (OTA) firmware updates - Four digital tamper pins with optional interrupt and seconds timestamp upon trigger - Universally Unique ID (UUID) programmed by NXP during factory programming - 24-bit unique IEEE media access control (MAC) subaddress - · Factory Root of Trust programming ### Input supply voltage options: Integrated DCDC regulator 1.71 V–3.6 V providing power to Core\_LDO regulator, SYS\_LDO regulators, and Radio - Two 6-channel 32-bit timers (LPTPM) with PWM capability and DMA support - Two 32-bit low-power timers (LPTMR) or pulse counters with compare features - 4-channel 32-bit low-power periodic interrupt timer (LPIT) with DMA support - · One 56-bit timestamp timer - 32-bit seconds real time counter (RTC) with 32-bit alarm and independent power supply - Signal frequency analyzer (SFA) provides facilities for measurement of clock period/frequency as well as time between triggers #### Narrow Band Radio Unit - Dedicated CM3 core running at up to 64 MHz - · 256 kB Flash supporting upgradable software radio - · 88 KB SRAM optimized for link layer support - IEEE 802.15.4 Radio - IEEE 802.15.4–2015 compliant radio - -103 dBm 250 kbps Receive Sensitivity - Programmable Transmit Output Power up to +10 dBm - Improved Enhanced ACK timing support in the 802.15.4 hardware which enables synchronized broadcasts to a larger number of sleepy end devices – for example, synchronous window blinds actuation - Supports Dual PAN which allows a single radio to participate in two 802.15.4 Personal Area Networks - Modulation Types: 2 Level FSK, GFSK, MSK, GMSK - Single ended bidirectional RF port - Low external component counts for low cost, small form-factor designs - · Bluetooth Low Energy radio core - Up to 24 simultaneous connections - 106 dBm 125 kbps Long Range Receive Sensitivity - -102 dBm 500 kbps Long Range Receive Sensitivity - Integrated Core\_LDO regulator 1.2 V–3.6 V powering the core digital domain - Integrated SYS\_LDO regulator 1.71 V to 3.6 V powering the SYS domain - DCDC and Core\_LDO regulators can support bypass modes - Radio Analog: 1.2 V–3.6 V - Radio PA: 0.9 V–2.4 V ### Target applications - Smart Home IoT - Smart Home environmental, occupancy, and security sensors - Home Gateways and Bridges - Smart Lighting - Smart Plugs - Access Control - HVACs and Thermostats - Window Shades - Industrial/IoT - Positioning/Localization - Building Control and Monitoring - Building HVAC Control - Fire and Security - Smart Lighting - Access Control ### **Human Machine Interface modules** - General-purpose input/output (GPIO) - · Up to 29 GPIO available in 48-pin HVQFN package - Up to 22 GPIO available in 40-pin HVQFN package ### Safety - Memory Protection Unit (MPU) - · Register write protection - · Illegal memory access - Flash area protection - SRAM Error Correction Code (ECC) and SRAM parity error check - -97.5 dBm 1 Mbps Receive Sensitivity - -95 dBm 2 Mbps Receiver Sensitivity - Programmable Transmit Output Power up to +10 dBm - Data Rates: 125 kbps, 500 kbps, 1 Mbps, and 2 Mbps - Modulation Types: 2 Level FSK, GFSK, MSK, GMSK - Integrated memories in radio containing Bluetooth LE Controller Stack and radio drivers - On-chip balun with single ended bidirectional RF port - Low external component counts for low cost, small form-factor designs - Clock Frequency Accuracy Measurement Circuit (CAC) using Signal Frequency Analyzer (SFA) module - Cyclic Redundancy Check (CRC) calculator - Two internal, independent, and one external watchdog timers - · Clock loss detection - Main oscillator stop detection (Loss of lock detection) - · Low voltage / high voltage detection ### System peripherals - DC/DC converter supporting buck and bypass operating modes - Asynchronous DMA controller with per channel access permissions (secure/non-secure) - · Two internal and one external watchdog monitors - · Nested vectored interrupt controller - · Wakeup unit for power down modes ### Operating characteristics - Temperature range (ambient): –40 °C to 125 °C - Temperature range (junction): –40 °C to 125 °C - DC/DC voltage range: 1.8 V to 3.6 V - Bypass voltage range: 1.8 V to 3.6 V ### **Ordering Information** Table 1. Ordering Information | Part number | Flash<br>(KB) | SRAM<br>(KB) | GPIOs | Pin<br>Count | Packag<br>e | CAN | 802.15.<br>4 | Bluetooth<br>5.3 | Qualification | Temperatur<br>e | Packaging type | |-------------------|---------------|--------------|-------|--------------|-------------|-----|--------------|------------------|---------------|-----------------|------------------| | MCXW716CMFTA<br>T | 1024 | 128 | 29 | 48 | HVQFN | Yes | Yes | Yes | Industrial | -40C to<br>125C | Tray | | MCXW716CMFTA<br>R | 1024 | 128 | 29 | 48 | HVQFN | Yes | Yes | Yes | Industrial | -40C to<br>125C | Tape and<br>Reel | | MCXW716AMFTA<br>T | 1024 | 128 | 29 | 48 | HVQFN | No | Yes | Yes | Industrial | -40C to<br>125C | Tray | | MCXW716AMFTA<br>R | 1024 | 128 | 29 | 48 | HVQFN | No | Yes | Yes | Industrial | -40C to<br>125C | Tape and<br>Reel | | MCXW716CMFPA<br>T | 1024 | 128 | 22 | 40 | HVQFN | Yes | Yes | Yes | Industrial | -40C to<br>125C | Tray | | MCXW716CMFPA<br>R | 1024 | 128 | 22 | 40 | HVQFN | Yes | Yes | Yes | Industrial | -40C to<br>125C | Tape and<br>Reel | Table 1. Ordering Information (continued) | Part number | Flash<br>(KB) | SRAM<br>(KB) | GPIOs | Pin<br>Count | Packag<br>e | CAN | 802.15.<br>4 | Bluetooth<br>5.3 | Qualification | Temperatur<br>e | Packaging type | |-------------------|---------------|--------------|-------|--------------|-------------|-----|--------------|------------------|---------------|-----------------|------------------| | MCXW716AMFPA<br>T | 1024 | 128 | 22 | 40 | HVQFN | No | Yes | Yes | Industrial | -40C to<br>125C | Tray | | MCXW716AMFPA<br>R | 1024 | 128 | 22 | 40 | HVQFN | No | Yes | Yes | Industrial | -40C to<br>125C | Tape and<br>Reel | # Table 2. Device Revision Number | Device Mask Set Number | SIM_SDID[REVID] | |------------------------|-----------------| | P43C | 0b10 | # Table 3. Related Resources | Туре | Description | Resource | |---------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------| | Reference<br>Manual | The Reference Manual contains a comprehensive description of the structure and function (operation) of a device. | MCXW71RM | | Data Sheet | The Data Sheet includes electrical characteristics and signal connections. | This document | | Chip Errata | The chip mask set Errata provides additional or corrective information for a particular device mask set. | MCXW71_2P43C | | Package<br>drawing | Package dimensions are provided in package drawings. | <ul><li>48 HVQFN:SOT619-17(D)</li><li>40 HVQFN:SOT618-13(DD)</li></ul> | Data Sheet: Technical Data 6/88 # Contents | 1 | Ratings9 | 3.2.6 | Free-running oscillator FRO-16K specification | วทร | |---------|-------------------------------------------------|-----------------|--------------------------------------------------------|-----| | 1.1 | Thermal handling ratings9 | | | 35 | | 1.2 | Moisture handling ratings9 | 3.3 | Memories and memory interfaces | .35 | | 1.3 | ESD and Latch-Up Ratings9 | 3.3.1 | Flash electrical specifications | 35 | | 1.4 | Voltage and current maximum ratings9 | 3.3.1.1 | Flash Read wait state control specifications | 36 | | 1.5 | Required Power-On-Reset (POR) Sequencing | 3.3.1.2 | Flash timing specifications | 36 | | | 10 | 3.3.1.3 | Flash high voltage current behavior | 37 | | 1.6 | Power Sequence11 | 3.3.1.4 | Flash reliability specifications | | | 2 | General11 | 3.4 | Radio modules | | | 2.1 | AC electrical characteristics11 | 3.4.1 | 2.4 GHz radio transceiver electrical | | | 2.2 | Nonswitching electrical specifications11 | | specification | 38 | | 2.2.1 | Voltage and current operating requirements.11 | 3.4.2 | Receiver Feature Summary | | | 2.2.2 | HVD, LVD, and POR operating requirements | 3.4.3 | Transmit and PLL Feature Summary | | | | 13 | 3.5 | Analog | | | 2.2.3 | Voltage and current operating behaviors 14 | 3.5.1 | ADC electrical specifications | | | 2.2.4 | On-chip regulator electrical specifications 15 | 3.5.1.1 | 16-bit ADC operating conditions | | | 2.2.4.1 | DCDC converter specifications | 3.5.1.2 | 16-bit ADC electrical characteristics | | | 2.2.4.2 | LDO_SYS electrical specifications18 | 3.5.2 | CMP and 8-bit DAC electrical specifications. | | | 2.2.4.3 | LDO_CORE electrical specifications19 | 3.5.3 | Voltage reference electrical specifications | | | 2.2.5 | Smart power switch20 | 3.6 | Timers | | | 2.2.6 | Power mode transition operating behaviors21 | 3.7 | Communication interfaces | | | 2.2.7 | Power consumption operating behaviors21 | 3.7.1 | LPUART | | | 2.2.7.1 | Power Consumption Operating Behaviors21 | 3.7.2 | LPSPI switching specifications | | | 2.2.7.2 | Typical power-down mode RAM current adders | 3.7.3 | Inter-Integrated Circuit Interface (I <sup>2</sup> C) | 00 | | 2.2.1.2 | 24 | 5.7.5 | specifications | 63 | | 2.2.7.3 | Low power mode peripheral power | 3.7.4 | Improved Inter-Integrated Circuit Interface | 00 | | 2.2.7.0 | consumption adders24 | 0.7.4 | (MIPI-I3C) specifications | 65 | | 2.2.8 | EMC radiated emissions operating behaviors | 3.8 | Human Machine Interface (HMI) modules | | | 2.2.0 | 27 | 3.8.1 | General Purpose Input/Output (GPIO) | | | 2.2.9 | Designing with radiated emissions in mind27 | 3.8.2 | Flexible IO controller (FlexIO) | | | 2.2.10 | Capacitance attributes27 | 4 | Package dimensions | | | 2.3 | Switching specifications | <del>4</del> .1 | Obtaining package dimensions | | | 2.3.1 | Device clock specifications | 5 | Pinout | | | 2.3.2 | General switching specifications28 | 5.1 | Pinout Table | | | 2.4 | Thermal specifications | 5.2 | Recommended connection for unused analogous | | | 2.4.1 | Thermal operating requirements29 | 5.2 | and digital pins | | | 2.4.1 | Thermal operating requirements | 5.3 | Pinouts diagram | | | 3 | Peripheral operating requirements and behaviors | 6.5 | Ordering parts | | | 3 | , , , , , , , , , , , , , , , , , , , , | 6.1 | • • | | | 3.1 | | 7 | Determining valid orderable parts Part identification | | | 3.1.1 | SWD electricals30 | 7.1 | Part number format | | | 3.1.1 | Clock modules31 | 7.1<br>7.2 | | | | - | | | Example | | | 3.2.1 | Reference oscillator specification | 7.3 | Package marking | | | | 32 kHz oscillator electrical specifications33 | 7.3.1 | Package marking information | | | 3.2.3 | Free-running oscillator FRO-192M | 8 | Terminology and guidelines | | | 2.0.4 | specifications | 8.1 | Definitions | | | 3.2.4 | Free-running oscillator FRO-6M specifications | 8.2 | Examples | | | 0.0.5 | 34 | 8.3 | Typical-value conditions | | | 3.2.5 | Free-running oscillator FRO-32K specifications | 8.4 | Relationship between ratings and operating | | | | 35 | | requirements | 82 | | 8.5 | Guidelines for ratings and operating | 10 | Revision history84 | |-----|--------------------------------------|---------|---------------------| | | requirements82 | Chapter | Legal information85 | | 9 | Abbreviations and Acronyms82 | | | # 1 Ratings # 1.1 Thermal handling ratings Table 4. Thermal handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------|-------------|------|------|-------| | T <sub>STG</sub> | Storage temperature | <b>-</b> 55 | 150 | °C | 1 | | T <sub>SDR</sub> | Solder temperature, lead-free | _ | 260 | °C | 2 | - 1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life. - 2. Determined according to IPC/JEDEC Standard J-STD-020, *Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.* # 1.2 Moisture handling ratings Table 5. Moisture handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |--------|----------------------------|------|------|------|-------| | MSL | Moisture sensitivity level | _ | 3 | _ | 1 | <sup>1.</sup> Determined according to IPC/JEDEC Standard J-STD-020, *Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices*. # 1.3 ESD and Latch-Up Ratings Table 6. ESD and Latch-Up Ratings | Description | Rating | Notes | |----------------------------------------------------------------------------------------------|------------------|-------| | Electrostatic discharge voltage, human body model | ±2000 V | 1 | | Electrostatic discharge voltage, charged-device model (corner pins and antenna pin excluded) | ±500 V | 2 | | Electrostatic discharge voltage, charged-device model (corner pins) | ±750 V | | | Electrostatic discharge voltage, charged-device model (antenna pin) | ±250 V | | | Latch-up immunity level (Class II at 125 °C junction temperature) | Immunity Level A | 3 | - 1. Determined according to JEDEC Standard JS-001-2017, For Electrostatic Discharge (ESD) Sensitivity Testing, Human Body Model (HBM) Component Level. - 2. Determined according to JEDEC Standard JS-002-2018, For Electrostatic Discharge (ESD) Sensitivity Testing, Charged-Device Model (CDM) Device Level. - 3. Determined according to JEDEC Standard JESD78F, IC Latch-Up Test. # 1.4 Voltage and current maximum ratings Table 7. Voltage and current maximum ratings | Symbol | Description | Min. | Max. | Unit | |----------|-----------------------------------------------|------|-------------------|------| | VDD_CORE | Supply voltage for most digital domains | -0.3 | 1.26 | V | | VDD_SYS | Supply voltage for PMC, EFUSE, SRTC, and FROs | -0.3 | 1.98 <sup>1</sup> | V | Table 7. Voltage and current maximum ratings (continued) | Symbol | Description | Min. | Max. | Unit | |------------------|-------------------------------------------------------------|------|-------------------|------| | VDD_DCDC | Supply voltage for DCDC regulator | -0.3 | 3.63 | V | | VDD_IO_D | Supply voltage for LDO_SYS regulator, and PortD | -0.3 | 3.63 | V | | VDD_LDO_C<br>ORE | Supply voltage for LDO_CORE regulator | -0.3 | 3.63 | V | | VDD_RF | Supply voltage for OSC and radio analog | -0.3 | 3.6 | V | | VPA_2P4GH<br>Z | Supply voltage for 2.4 GHz radio power amplifier | -0.3 | 2.8 | V | | VDD_IO_ABC | Supply voltage for Port A, Port B, Port C, Flash and CMP0/1 | -0.3 | 3.63 | V | | VDD_ANA | Supply voltage for ADC, DAC, and VREF | -0.3 | 3.63 | V | | V <sub>IN</sub> | Port input voltage | -0.3 | 3.63 <sup>2</sup> | V | | I <sub>D</sub> | Maximum current single pin limit (digital output pins) | -25 | 25 | mA | <sup>1.</sup> The part supports 2.75 V for up to 20 s over lifetime to allow fuse programming # 1.5 Required Power-On-Reset (POR) Sequencing When VDD\_CORE is supplied by one of the internal regulators, VDD supply inputs can be powered up in any order. VDD supply inputs on power-up must not exceed VDD voltage maximums. When powering VDD\_CORE with an external supply, VDD\_CORE must not be enabled until VDD\_IO\_ABC ≥ 1.65 V, as shown below. <sup>2.</sup> The Max. of the $V_{IN}$ cannot be greater than the voltage applied to the $VDD_{L}IO_{L}x$ . # 1.6 Power Sequence Table 8. Power Sequence | Symbol | Description | Order in sequence | Notes | |-----------------------|-----------------------------------------|-------------------|-------| | VDD_SWITCH | Smart Power Switch input | 1 | 1 | | VDD_DCDC/<br>VDD_IO_D | DCDC / PORT D / LDO_SYS regulator input | 2 | 1 | | VDD_IO_ABC | Ports A, B, and C power rail input | 2 | 1 | | VDD_ANA | Analog source input | 2 | 1 | | VDD_LDO_COR<br>E | Core power rail input | 2 | 1 | | VDD_RF | RF power rail input | 3 | 1 | | VPA_2P4GHz | RF PA voltage input | 4 | 1 | <sup>1.</sup> All domains can be powered at the same time. If external sources are used, make sure they start at the same time or they follow the order in the sequence. # 2 General # 2.1 AC electrical characteristics Unless specified, propagation delays are measured from the 50 % to the 50 % point, and rise and fall times are measured at the 20 % and 80 % points, as shown in the following figure. # 2.2 Nonswitching electrical specifications # 2.2.1 Voltage and current operating requirements Table 9. Voltage and current operating requirements | Symbol | Description | Min. | Max. | Unit | Notes | |----------|-------------------------------|------|------|------|-------| | VDD_CORE | VDD_CORE input supply voltage | V | | | | | | Mid Drive (1.0 V) Operation | 1.0 | 1.1 | | | Table 9. Voltage and current operating requirements (continued) | Symbol | Description | Min. | Max. | Unit | Notes | |-------------------|--------------------------------------------------------------|----------------------------|--------------------|------|-------| | | Normal Drive (1.1 V) Operation | 1.04 | 1.21 | | | | | Safe-Mode Voltage (1.15 V) Operation | 1.04 | 1.21 | | | | VDD_SYS | Supply voltage for System Voltage Domain | 1.8 | 1.98 | V | | | | Normal mode | 2.25 | 2.75 | | | | | Fuse Programming | 2.20 | 2.70 | | | | VDD_DCDC | Supply voltage DCDC regulator | 1.8 | 3.6 | V | | | VDD_IO_D | Supply voltage for LDO_SYS regulator, PortD | 1.86 | 3.6 | V | 1 | | VDD_LDO_<br>CORE | Supply voltage for LDO_CORE regulator | 1.25 | 3.6 | V | | | VDD_RF | Supply voltage for OSC and radio analog | 1.175 | 3.6 | V | | | VPA_2P4GH<br>z | Supply voltage for 2.4 GHz radio power amplifier | 0.9 | 2.4 | V | | | VDD_IO_AB<br>C | Supply voltage for PortA, PortB, Port C, and CMPs | 1.71 | 3.6 | V | 2 | | VDD_ANA | Supply voltage for ADC, DAC, and VREF | 1.71 | 3.6 | V | | | VSS -<br>VSS_ANA | VSS-to-VSS_ANA differential voltage | -0.1 | 0.1 | V | | | V <sub>IH</sub> | Input high voltage | | | | 3 | | | • 1.71 V ≤ VDD_IO_ABC ≤ 3.6 V | 0.7 × VDD_I<br>O_ABC | _ | V | | | | • 1.86 V ≤ VDD_IO_D ≤ 3.6 V | 0.7 × VDD_I<br>O_D | _ | | | | V <sub>IL</sub> | Input low voltage | | 0.3 × VDD_I | | 3 | | | • 1.71 V ≤ VDD_IO_ABC ≤ 3.6 V | _ | O_ABC | V | | | | • 1.86 V ≤ VDD_IO_D ≤ 3.6 V | _ | 0.3 × VDD_I<br>O_D | | | | $V_{HYS}$ | Input hysteresis | 0.1 × VDD_I<br>O_ <i>X</i> | _ | V | | | I <sub>ICIO</sub> | IO pin DC injection current — single pin | | | mA | 4, 5 | | | • V <sub>IN</sub> < VSS – 0.3 V (negative current injection) | 0 | _ | | | | | • V <sub>IN</sub> > VDD + 0.3 V (positive current injection) | _ | 0 | | | | V <sub>ODPU</sub> | Open drain pullup voltage level | VDD_IO_X | VDD_IO_X | V | 6 | - 1. When LDO\_SYS is not used, the VDD\_SYS input supply voltage is 1.8V to 1.98V and VDD\_IO\_D must be externally connected to VDD\_SYS. - 2. If none of the PortA, PortB, and PortC pins are being used, then the VDD\_IO\_ABC can be left floating. - 3. VIH and VIL for PTD0 are based of VDD\_SYS instead of VDD\_IO\_D - 4. All I/O pins are internally clamped to VSS and VDD\_IO\_x through an ESD protection diode. If V<sub>IN</sub> is greater than VDD\_IO\_x\_MIN(= VSS 0.3 V) or is less than VDD\_IO\_x\_MAX(= VDD + 0.3 V), then there is no need to provide current limiting resistors at the pads. If this limit cannot be observed, then a current limiting resistor is required. - 5. This device does not allow pin injection current. User must ensure that VIN is kept within the Voltage Maximum Ratings. - 6. Open drain outputs must be pulled to whichever supply voltage corresponds to that IO, VDD\_IO\_X as appropriate. # 2.2.2 HVD, LVD, and POR operating requirements The device includes low-voltage detection (LVD) and high-voltage detection (HVD) power supervisor circuits for following power supplies: - VDD\_IO\_ABC - VDD\_CORE - VDD\_SYS For VDD\_SYS, it has Power-on-reset (POR) power supervisor circuits. Table 10. VDD\_IO\_ABC supply HVD, LVD, and POR Operating Ratings | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |----------------------------------|----------------------------------------------------------------------|-------|-------|-------|------|-------| | V <sub>HVDH_IO_A</sub> | VDD_IO_ABC Rising high-voltage detect threshold | 3.730 | 3.810 | 3.890 | V | | | V <sub>HVDH_HYS</sub> | VDD_IO_ABC High-voltage inhibit reset/recover hysteresis | _ | 38 | _ | mV | | | V <sub>LVDH_IO_A</sub> | VDD_IO_ABC Falling low-voltage detect threshold - high range | 2.567 | 2.619 | 2.673 | V | | | V <sub>LVDH_HYS</sub> | VDD_IO_ABC Low-voltage inhibit reset/recover hysteresis - high range | _ | 27 | _ | mV | | | V <sub>LVDL_IO_A</sub> | VDD_IO_ABC Falling low-voltage detect threshold - low range | 1.618 | 1.651 | 1.684 | V | | | V <sub>LVDV_HYS</sub><br>_IO_ABC | VDD_IO_ABC Low-voltage inhibit reset/recover hysteresis - low range | _ | 20 | _ | mV | | Table 11. VDD\_CORE supply HVD and LVD Operating Ratings | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDD_CORE Rising high-voltage detect threshold (HVD assertion) | | | | V | 1 | | Target VDD_CORE = 1.05 V | | | | | | | Target VDD_CORE = 1.1 V | 1.230 | 1.257 | 1.285 | | | | Target VDD_CORE = 1.15 V (safe mode LVD) | | | | | | | VDD_CORE High-voltage inhibit reset/recover hysteresis | | | | mV | 1 | | Target VDD_CORE = 1.05 V | _ | 14 | _ | | | | Target VDD_CORE = 1.1 V | | | | | | | Target VDD_CORE = 1.15 V (safe mode LVD) | | | | | | | VDD_CORE Falling low-voltage detect threshold (LVD assertion) Target VDD_CORE = 1.05 V | 0.944 | 0.963 | 0.983 | V | | | | VDD_CORE Rising high-voltage detect threshold (HVD assertion) Target VDD_CORE = 1.05 V Target VDD_CORE = 1.1 V Target VDD_CORE = 1.15 V (safe mode LVD) VDD_CORE High-voltage inhibit reset/recover hysteresis Target VDD_CORE = 1.05 V Target VDD_CORE = 1.1 V Target VDD_CORE = 1.1 V Target VDD_CORE = 1.15 V (safe mode LVD) VDD_CORE Falling low-voltage detect threshold (LVD assertion) | VDD_CORE Rising high-voltage detect threshold (HVD assertion) Target VDD_CORE = 1.05 V Target VDD_CORE = 1.1 V Target VDD_CORE = 1.15 V (safe mode LVD) VDD_CORE High-voltage inhibit reset/recover hysteresis Target VDD_CORE = 1.05 V Target VDD_CORE = 1.1 V Target VDD_CORE = 1.15 V (safe mode LVD) VDD_CORE Falling low-voltage detect threshold (LVD assertion) | VDD_CORE Rising high-voltage detect threshold (HVD assertion) Target VDD_CORE = 1.05 V Target VDD_CORE = 1.1 V Target VDD_CORE = 1.15 V (safe mode LVD) VDD_CORE High-voltage inhibit reset/recover hysteresis Target VDD_CORE = 1.05 V Target VDD_CORE = 1.1 V Target VDD_CORE = 1.1 V Target VDD_CORE = 1.1 V Target VDD_CORE = 1.1 V OUD_CORE Falling low-voltage detect threshold (LVD assertion) | VDD_CORE Rising high-voltage detect threshold (HVD assertion) Target VDD_CORE = 1.05 V Target VDD_CORE = 1.1 V Target VDD_CORE = 1.15 V (safe mode LVD) VDD_CORE High-voltage inhibit reset/recover hysteresis Target VDD_CORE = 1.05 V Target VDD_CORE = 1.1 V Target VDD_CORE = 1.15 V (safe mode LVD) VDD_CORE Falling low-voltage detect threshold (LVD assertion) 0.944 0.963 0.983 | VDD_CORE Rising high-voltage detect threshold (HVD assertion) Target VDD_CORE = 1.05 V Target VDD_CORE = 1.1 V Target VDD_CORE = 1.15 V (safe mode LVD) VDD_CORE High-voltage inhibit reset/recover hysteresis Target VDD_CORE = 1.05 V Target VDD_CORE = 1.1 V Target VDD_CORE = 1.15 V (safe mode LVD) VDD_CORE = 1.15 V (safe mode LVD) VDD_CORE Falling low-voltage detect threshold (LVD assertion) 0.944 0.963 0.983 | Table 11. VDD\_CORE supply HVD and LVD Operating Ratings (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |---------------------------|-----------------------------------------------------------|-------|-------|-------|------|-------| | | Target VDD_CORE = 1.1 V | 0.989 | 1.009 | 1.029 | | | | | Target VDD_CORE = 1.15 V (safe mode LVD) | 1.043 | 1.064 | 1.086 | | | | V <sub>LVD_HYS_CORE</sub> | VDD_CORE Low-voltage inhibit reset/<br>recover hysteresis | | | | mV | | | | Target VDD_CORE = 1.05 V | _ | 14 | _ | | | | | Target VDD_CORE = 1.1 V | _ | 14 | _ | | | | | Target VDD_CORE = 1.15 V (safe mode LVD) | _ | 17 | _ | | | <sup>1.</sup> Same value applies to all conditions. Table 12. VDD\_SYS supply HVD and LVD Operating Ratings | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |--------------------------|--------------------------------------------------------------|-------|-------|-------|------|-------| | V <sub>HVD_SYS</sub> | VDD_SYS Rising high-voltage detect threshold (HVD assertion) | | | | V | 1 | | | Target VDD_SYS = 1.8 V | 2.035 | 2.077 | 2.120 | | | | | Target VDD_SYS = 1.9 V (safe mode LVD) | 2.035 | 2.077 | 2.120 | | | | V <sub>HVD_HYS_SYS</sub> | VDD_SYS High-voltage inhibit reset/recover hysteresis | _ | 22 | _ | mV | | | V <sub>POR_SYS</sub> | Falling VDD_SYS POR detect voltage (POR assertion) | 0.8 | 1.0 | 1.5 | V | | | V <sub>LVD_SYS</sub> | VDD_SYS Falling low-voltage detect threshold (LVD assertion) | | | | V | | | | Target VDD_SYS = 1.8 V | 1.616 | 1.649 | 1.683 | | | | | Target VDD_SYS = 1.9 V (safe mode LVD) | 1.700 | 1.735 | 1.770 | | | | V <sub>LVD_HYS_SYS</sub> | VDD_SYS Low-voltage inhibit reset/recover hysteresis | _ | 19 | _ | mV | | | $V_{BG}$ | Bandgap voltage reference voltage | _ | 1.0 | _ | V | | <sup>1.</sup> When fuses are being programmed VDD\_SYS is raised to 2.5 V nominal. This is outside the HVD bounds, so HVD detection for VDD\_SYS must be disabled when programming fuses # 2.2.3 Voltage and current operating behaviors Table 13. Voltage and current operating behaviors | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------|---------------------------------------------------------|----------|------|------|------|-------| | V <sub>OH</sub> | Output high voltage — Normal drive strength | | | | | 1 | | | • 2.7 V ≤ VDD_IO_X ≤ 3.6 V, I <sub>OH</sub> = 4 mA | VDD_IO_X | _ | _ | V | | | | • 1.71 V ≤ VDD_IO_ABC < 2.7 V, I <sub>OH</sub> = 2.5 mA | - 0.5 | | | | | Table 13. Voltage and current operating behaviors (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|-------|------|-------| | | • 1.86 V ≤ VDD_IO_D < 2.7 V, I <sub>OH</sub> = 2.5 mA | | | | | | | V <sub>OH</sub> | Output high voltage — High drive strength • 2.7 V ≤ VDD_IO_X ≤ 3.6 V, I <sub>OH</sub> = 6 mA • 1.71 V ≤ VDD_IO_ABC < 2.7 V, I <sub>OH</sub> = 3.75 mA • 1.86 V ≤ VDD_IO_D < 2.7 V, I <sub>OH</sub> = 3.75 mA | VDD_IO_X<br>- 0.5 | _ | _ | V | 1,2 | | I <sub>OHT</sub> | Output high current total for all ports | _ | | 100 | mA | | | V <sub>OL</sub> | Output low voltage — Normal drive strength • 2.7 V ≤ VDD_IO_X ≤ 3.6 V, I <sub>OL</sub> = 4 mA • 1.71 V ≤ VDD_IO_ABC < 2.7 V, I <sub>OL</sub> = 2.5 mA • 1.86 V ≤ VDD_IO_D < 2.7 V, I <sub>OH</sub> = 2.5 mA | _ | _ | 0.5 | V | 1,3 | | V <sub>OL</sub> | Output low voltage — High drive strength • 2.7 V ≤ VDD_IO_X ≤ 3.6 V, I <sub>OL</sub> = 6 mA • 1.71 V ≤ VDD_IO_ABC < 2.7 V, I <sub>OL</sub> = 3.75 mA • 1.86 V ≤ VDD_IO_D < 2.7 V, I <sub>OL</sub> = 3.75 mA | _ | _ | 0.5 | V | 1,3,2 | | I <sub>OLT</sub> | Output low current total for all ports | _ | _ | 100 | mA | | | I <sub>IN</sub> | Input leakage current (per pin) for full temperature range | _ | _ | 1 | μА | 4 | | I <sub>IN</sub> | Input leakage current (per pin) at 25 °C | _ | _ | 0.025 | μΑ | 4 | | I <sub>IN</sub> | Input leakage current (total all pins) for full temperature range | _ | _ | 41 | μΑ | 4 | | l <sub>OZ</sub> | Hi-Z (off-state) leakage current (per pin) | _ | _ | 1 | μΑ | | | R <sub>PU</sub> | Internal pullup resistors | 33 | 50 | 75 | kΩ | | | R <sub>PU</sub> (I3C) | Internal pullup resistors | 1.1 | 2 | 2.833 | kΩ | 5 | | R <sub>PD</sub> | Internal pulldown resistors | 33 | 50 | 75 | kΩ | | | R <sub>HPU</sub> | High-resistance pullup option (PORTx_PCRy[PV] = 1) | 0.67 | _ | 1.5 | ΜΩ | 6 | | R <sub>HPD</sub> | High-resistance pulldown option (PORTx_PCRy[PV] = 1) | 0.67 | _ | 1.5 | ΜΩ | 6 | - 1. When setting DSE1=1, the same VOH / VOL is met with IOH / IOL doubled. - 2. RTC signals are always configured in high drive mode - 3. Open drain outputs must be pulled to VDD\_IO\_X. - 4. Measured at VDD\_IO $_X$ = 3.6 V. - 5. Only I3C pins support this option - 6. Only Port D pins support this option. # 2.2.4 On-chip regulator electrical specifications ### 2.2.4.1 DCDC converter specifications Table 14. DCDC Converter Specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |------------------------|--------------------------------------------------------------------|------|---------|--------------|---------|-------| | V <sub>DD_DCDC</sub> | DCDC input voltage | 1.71 | _ | 3.6 | V | | | V <sub>OUT_DCDC</sub> | DCDC output voltage | 1.25 | _ | 2.5 | V | 1, 2 | | I <sub>LOAD</sub> | DCDC load current | | | | | 1, 3 | | | Normal drive strength | _ | _ | 105 | mA | | | | Low drive strength | _ | _ | 15 | mA | | | | SPC_DCD_CFG[FREQ_CNTRL_ON]=1 | _ | _ | 45 | mA | | | LX | DCDC inductor value | 0.47 | 1 | 2.2 | μH | 4 | | ESR | External inductor equivalent series resistance | _ | 110 | _ | mΩ | 5 | | C <sub>OUT</sub> | DCDC capacitance value | 6 | 22 | 30 | μF | 6,7 | | V <sub>RIPPLE</sub> | DCDC voltage ripple In normal drive strength In low drive strength | | 1<br>25 | <del>-</del> | %<br>mV | | | f <sub>burst</sub> | DCDC burst frequency | 3 | 5 | 8 | MHz | 8 | | f <sub>burst_acc</sub> | DCDC burst frequency accuracy | _ | 10 | _ | % | 8 | - 1. The system DCDC converter generates 1.8 V at DCDC\_LX by default. The DCDC can be used to power VDD\_RF, VDD\_LDO\_CORE, and external components as long as the max I<sub>LOAD</sub> is not exceeded. - 2. The VDD\_DCDC input supply to DCDC must be at least 500 mV higher than the desired output at DCDC\_LX. - 3. The maximum load current during boot up shall not exceed 60 mA. - 4. Recommended inductor value is 1 μH to 1.5 μH. If the inductor is < 1 μH, the DCDC efficiency is not guaranteed - 5. The maximum recommended ESR is 250 m $\Omega$ (not a hard limit). - 6. The variation in capacitance of the capacitor at DCDC\_LX due to aging, temperature, and voltage degradation must not exceed the Min./Max. values. - 7. Cout DCDC capacitance value parameter represents the total capacitance reflected on the DCDC low pass filter. In some configurations, the DCDC output supplies other power rails like VDD\_RF, VDD\_LDO\_CORE and external components. The sum of all parallel capacitances of power rails, external components, and the DCDC low pass filter capacitor itself are included as part of Cout specification. - 8. FREQ\_CNTRL\_ON = 1. # DCDC Efficiency plots Figure 4. Efficiency vs Load current in Normal drive # 2.2.4.2 LDO\_SYS electrical specifications Table 15. LDO\_SYS electrical specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-------------------|---------------------------------------------------|------|------|------|------|---------| | VDD_IO_D | LDO_SYS input supply voltage | | | | V | 1 | | | LDO_SYS input supply voltage<br>(Regulation mode) | 1.86 | _ | 3.6 | | | | | LDO_SYS input supply voltage (Bypass mode) | 1.8 | _ | 1.98 | | | | | Fuse programming mode | 2.75 | _ | 3.6 | | | | VOUT_SYS | LDO_SYS regulator output voltage | | | | V | 2,3,4,5 | | | Normal drive mode | 1.71 | 1.8 | 1.98 | | | | | Fuse Programming mode | 2.25 | 2.5 | 2.75 | | | | I <sub>LOAD</sub> | LDO_SYS maximum load current | | | | | | Table 15. LDO\_SYS electrical specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |---------------------|--------------------------------------------------------|------|------|------|------|-------| | | Normal drive mode | _ | _ | 50 | mA | | | | Low drive mode | _ | _ | 2 | mA | | | | Fuse programming mode | _ | _ | 40 | mA | | | I <sub>DD</sub> | LDO_SYS power consumption | | | | | 6 | | | Normal drive mode | _ | 100 | _ | μA | | | | Low drive mode | _ | 70 | _ | nA | | | C <sub>OUT</sub> | External output capacitor | _ | 1.5 | 10 | μF | | | C <sub>DEC</sub> | External output decoupling capacitor | _ | 0.1 | _ | μF | | | ESR | External output capacitor equivalent series resistance | _ | 30 | _ | mΩ | | | I <sub>INRUSH</sub> | LDO_SYS inrush current | _ | _ | 120 | mA | 7 | - 1. Regulator will automatically switch to passthrough (means the regulator driver is fully ON) with the supply is below 1.95 V. - 2. The LDO\_SYS converter generates 1.8 V by default at VOUT\_SYS. VOUT\_SYS can be used to power VDD\_SYS, VDD\_RF, VDD\_IO\_X, VDD\_ANA, and external components as long as the max I<sub>LOAD</sub> is not exceeded. - 3. VOUT\_SYS and VDD\_SYS are connected together. - 4. VDD\_IO\_D must be at least 150 mV higher than the desired VOUT\_SYS. - 5. LDO SYS can be used to program efuse and in this configuration the output voltage can range between 2.25 V and 2.75 V - 6. In normal drive strength, LDO SYS draws ~100 µA for every 20 mA of load current. - 7. This is for 1.5 µF external output capacitor. If the capacitor has 10 µF value, this value should be 300 mA instead. # 2.2.4.3 LDO\_CORE electrical specifications Table 16. LDO\_CORE electrical specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-------------------|------------------------------------------------------------|------|------|------|------|-------| | VDD_LDO_CO<br>RE | LDO_CORE input supply voltage | 1.25 | _ | 3.6 | V | 1, 2 | | VOUT_CORE | LDO_CORE regulator output voltage • Normal drive strength | 1.0 | _ | 1.15 | V | | | | Low drive strength | 1.0 | _ | 1.15 | | | | I <sub>LOAD</sub> | LDO_CORE max load current | | | | | | | | Normal mode - VDD_LDO_CORE ≥ 1.5 V | _ | _ | 60 | mA | | | | Normal mode - VDD_LDO_CORE < 1.5 V | _ | _ | 30 | | | | | • Low-power mode - VDD_LDO_CORE ≥ 1.5 V | _ | _ | 5 | | | | | Low-power mode - VDD_LDO_CORE < 1.5 V | _ | _ | 5 | | | Table 16. LDO\_CORE electrical specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |---------------------|--------------------------------------------------|------|------|-----------------------|------|-------| | I <sub>DD</sub> | LDO_CORE current consumption | | | | μA | 3 | | | Normal drive strength - VDD_LDO_CORE ≥ 1.5 V | _ | _ | 150 | F | | | | Normal drive strength - VDD_LDO_CORE < 1.5 V | _ | _ | 75 | | | | | • Low drive strength - VDD_LDO_CORE ≥ 1.5 V | _ | _ | 0.05 | | | | | Low drive strength - VDD_LDO_CORE < 1.5 V | _ | _ | 0.05 | | | | I <sub>INRUSH</sub> | LDO_CORE inrush current | _ | _ | 5 x I <sub>LOAD</sub> | mA | | - 1. To bypass LDO\_CORE, tie VDD\_LDO\_CORE to VDD\_CORE - 2. The VDD\_LDO\_CORE input supply must also be at least 250 mV higher than the desired output at VOUT\_CORE. - 3. In normal drive strength, LDO\_CORE draws ~40 $\mu$ A for every 20 mA of load current. In low drive strength, LDO\_CORE draws ~50 nA for every 100 $\mu$ A of load current. Table 17. LDO\_CORE external device electrical specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |------------------|--------------------------------------------------------|------|------|------|------|-------| | C <sub>OUT</sub> | External output capacitor | 3.7 | 4.7 | 10 | μF | | | C <sub>DEC</sub> | External output decoupling capacitor | _ | 0.1 | _ | μF | | | ESR | External output capacitor equivalent series resistance | _ | 10 | _ | mΩ | | # 2.2.5 Smart power switch NOTE SWITCH\_WAKEUP\_B pad is internally pulled up to the switch input through a resistor, it can be pulled down to wake up the smart power switch. To generate a valid internal wake-up signal successfully, maximum value of SWITCH\_WAKEUP\_B pulldown voltage is 0.7 V, duration time should be larger than $1 \mu s$ . Table 18. Smart power switch | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|-----------------------------------------------------|------|------|------|------|-------| | V <sub>supply</sub> | Input voltage (VDD_SWITCH) | 1.9 | _ | 3.6 | V | | | R <sub>ON</sub> | Switch resistor at 'on' state | _ | _ | 3 | Ω | | | I <sub>load</sub> | Load current | _ | _ | 40 | mA | | | I <sub>leakage1</sub> | Typical leakage current when Vsupply = 2.7 V, 25 °C | _ | 4 | _ | nA | | | I <sub>leakage2</sub> | Maximum leakage current when Vsupply = 3.3 V | _ | _ | 1 | μΑ | | ### 2.2.6 Power mode transition operating behaviors All specifications in the following table assume that the default clock configuration will be 96 MHz CPU\_CLK/BUS\_CLK and 24 MHz slow clock. Table 19. Power mode transition operating behaviors | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |---------------------|--------------------------|--------|--------|--------|------|-------| | t <sub>SLEEP</sub> | SLEEP → ACTIVE | _ | 8.95 | 9.4 | μs | | | t <sub>DSLEEP</sub> | DEEP SLEEP → ACTIVE | _ | 9.6 | 10.1 | μs | | | t <sub>PWDN</sub> | POWER DOWN → ACTIVE | 233.86 | 234.33 | 234.59 | μs | | | t <sub>DPWDN</sub> | Deep Power DOWN → ACTIVE | 747.59 | 816.12 | 835.00 | μs | | ### 2.2.7 Power consumption operating behaviors The MCXW71 device has multiple power supplies that can be connected in different configurations, where the total current consumption of the device is the accumulative result of each individual power supply's current consumption. All current consumption specifications are measured with a bench power supply that provides externally the different voltage levels required by each power domain in the corresponding MCXW71 power mode configuration. When calculating the total MCU current consumption, the following considerations should be made: - · Specifications below only include power for the MCU itself - · On top of the devices IDD current consumption, external loads applied to pins of the device need to be considered - · Efficiency of regulators (on-chip or off-chip) used to generate supply voltages should be considered The maximum values stated in the following sections represent characterized results equivalent to the mean plus three times the standard deviation (mean + 6 sigma). # 2.2.7.1 Power Consumption Operating Behaviors Table 20. Power Consumption Operating Behaviors | | DCDC Power Configuration | | | | | | | |-----------|--------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------|------|-----|------|-------| | Mode# | Symbol | Description | Temp | Тур | Max | Unit | Notes | | IDD_ACT8 | IDD_ACT1 | current - DCDC<br>in low strength,<br>Core voltage = 1.0 | -40°C | 4.9 | - | mA | 1,2 | | | | | 25°C | 5.1 | - | | | | | | | Core voltage = 1.0 | 85°C | 5.4 | - | | | | | V, all peripherals<br>disabled, executing<br>while(1) from<br>FLASH in both<br>CM33 at 48 MHz<br>and NBU at 32 MHz | 105°C | 5.8 | - | | | | IDD_ACT15 | IDD_ACT2 | Active 2 mode<br>current - DCDC<br>in normal strength,<br>Core voltage = 1.1<br>V, all peripherals<br>enabled, executing | 25°C | 5.5 | - | | 2,3 | Table 20. Power Consumption Operating Behaviors (continued) | | | Operating benaviors | (001141114104) | | | | | |-----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------|---|----|-----| | | | while(1) from<br>FLASH in both<br>CM33 at 48 MHz<br>and NBU at 32 MHz | | | | | | | IDD_ACT16 | IDD_ACT3 | Active 3 mode<br>current - DCDC<br>in normal strength,<br>Core voltage = 1.1<br>V, all peripherals<br>enabled, executing<br>while(1) from<br>FLASH in both<br>CM33 at 48 MHz<br>and NBU at 32 MHz | 25°C | 8.8 | - | | 2,3 | | IDD_ACT17 | IDD_ACT4 | Active 4 mode<br>current - DCDC<br>in normal strength,<br>Core voltage = 1.1<br>V, all peripherals<br>disabled, executing<br>while(1) from<br>FLASH in both<br>CM33 at 96 MHz<br>and NBU at 32 MHz | 25°C | 5.4 | - | | 2,3 | | IDD_CM1 | IDD_CM1 | CoreMark 1 mode | -40°C | 6.0 | - | mA | 2,3 | | | | current - DCDC in normal strength, | 25°C | 6.2 | - | | | | | | Core voltage = 1.1 | 85°C | 6.4 | - | | | | | | V, all peripherals<br>disabled, executing<br>CoreMark® code<br>from FLASH in<br>CM33 at 96MHz,<br>NBU in sleep mode. | 105°C | 7.7 | - | | | | IDD_CM22 | IDD_CM2 | CoreMark 2 mode current - DCDC in low strength, Core voltage = 1.0 V, all peripherals disabled, executing CoreMark® code from FLASH in CM33 at 48MHz, NBU in sleep mode. | 25°C | 4.6 | - | | 1,2 | | IDD_DS1 | IDD_DS1 | Deep Sleep 1 | -40°C | 3.0 | - | μΑ | 4 | | | | mode current -<br>All regulators in | 25°C | 2.8 | - | | | | | | low-power mode, all RAM retained, | 85°C | 12.5 | - | | | Table continues on the next page... Data Sheet: Technical Data 22 / 88 Table 20. Power Consumption Operating Behaviors (continued) | | | all peripherals,<br>NBU, and<br>EdgeLock disabled,<br>OSC32K enabled | 105°C | 26.2 | - | | | |-----------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-----|------|-------| | IDD_DS2 | IDD_DS2 | Deep Sleep 2 | -40°C | 2.9 | - | μΑ | 4 | | | | mode current - All regulators in low | 25°C | 2.5 | - | | | | | pc<br>R/<br>ra<br>all<br>Ni<br>Lc | power, 16 KB of | 85°C | 9.2 | - | | | | | | RAM retained, all radio RAM retained, all peripherals, NBU, and Edge Lock disabled, OSC32K enabled | 105°C | 18.4 | - | | | | IDD_PD2 | IDD_PD1 | Power Down 1 | -40°C | 3.8 | - | μΑ | 4 | | | mode current - All | mode current - All regulators in low | 25°C | 3.4 | - | | | | | | power, 16 KB of | 85°C | 9.8 | - | | | | | | RAM retained, all<br>radio RAM retained,<br>all peripherals,<br>NBU, and Edge<br>Lock disabled,<br>FRO32K enabled | 105°C | 18.3 | - | | | | IDD_DPD2 | IDD_DPD1 | Deep Power Down | -40°C | 1.70 | - | μΑ | 4 | | | | 1 mode current<br>- LDO_CORE | 25°C | 1.2 | - | | | | | | and DCDC off, | 85°C | 3.7 | - | | | | | | LDO_SYS in low<br>power, no RAM<br>retained, no radio<br>RAM retained,<br>all peripherals,<br>NBU, and<br>EdgeLock disabled,<br>FRO32K enabled | 105°C | 7.2 | - | | | | | Smart Power 9 | Switch | | • | | | | | Mode | Symbol | Description | Temp | Тур | Max | Unit | Notes | | IDD_SW_DP | IDD_SW_DP | Smart Power Switch | -40°C | 0.3 | - | μΑ | 5,6 | | D2 D1 | Deep Power Down<br>2 mode current - All<br>regulators off, 8 KB | 25°C | 0.4 | - | | | | | | | 85°C | 2.2 | - | | | | | | | RAM retained, no<br>radio RAM retained,<br>all peripherals,<br>NBU, and<br>EdgeLock disabled,<br>FRO16K enabled | 105°C | 3.3 | - | | | - 1. All regulators enabled, 3.3 V supply upstream from the DCDC. DCDC output is 1.8 V, VDD\_CORE =1.0. SYS\_LDO input=3.3, output = 1.8 V. - 2. FRO-192M as clock source - 3. All regulators enabled, 3.3 V supply upstream from the DCDC. DCDC output is 1.35V, VDD\_CORE =1.1. SYS\_LDO input=3.3, output = 1.8 V. - 4. All regulators enabled, 3.3 V supply upstream from the DCDC. DCDC output is 1.25V, VDD\_CORE =1.0. SYS\_LDO input=3.3, output = 1.8V. - 5. 8 KB of retained RAM correspond to the last RAM block and is powered by the standby LDO in smart power switch domain - 6. External 3.3 V supply to Smart Power Switch. Power switch output connected to DCDC\_IN, LDO\_SYS, VDD\_ANA, VDD\_IO\_D and VDD\_IO\_ABC; DCDC output connected to LDO\_CORE, VDD\_RF ### 2.2.7.2 Typical power-down mode RAM current adders The table below shows typical current consumption adders on the VDD\_CORE domain for different SRAM configurations. All currents are measured in power-down mode, but RAM adder should be similar for other modes. Table 21. Typical power-down mode RAM current adders | SRAM array | Non-Secure<br>Start Address | Non-Secure<br>End Address | Size | -40 °C | 25 °C | 85 °C | 105 °C | Unit | |------------|-----------------------------|---------------------------|-------|--------|-------|-------|--------|------| | СТСМ0 | 0x40000000 | 0x40001FFF | 8 KB | 0.061 | 0.070 | 1.49 | 2.44 | μA | | CTCM1 | 0x40002000 | 0x40003FFF | 8 KB | 0.020 | 0.026 | 1.80 | 2.70 | μA | | STCM0 | 0x20000000 | 0x20003FFF | 16 KB | 0.142 | 0.151 | 2.95 | 4.68 | μA | | STCM1 | 0x20004000 | 0x20007FFF | 16 KB | 0.176 | 0.186 | 3.06 | 5.02 | μA | | STCM2 | 0x20008000 | 0x2000FFFF | 32 KB | 0.321 | 0.362 | 4.92 | 8.93 | μA | | STCM3 | 0x20010000 | 0x20017FFF | 32 KB | 0.207 | 0.215 | 3.76 | 6.17 | μA | | STCM4 | 0x20018000 | 0x20019FFF | 8 KB | 0.045 | 0.046 | 2.02 | 2.33 | μΑ | | STCM5 | 0x2001A000 | 0x2001BFFF | 8 KB | 1.12 | 1.16 | 1.33 | 1.38 | μA | ## 2.2.7.3 Low power mode peripheral power consumption adders The following measurements were performed in DCDC mode with low drive strength configured at 1.25 V. Supply voltage is at 3.3 V Table 22. Low power mode peripheral power consumption adders | Symbol | Description | Temperature | Unit | |--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------| | | | 25 °C | | | LPTMR | LPTMR peripheral adder measured by placing the device in Deep Power-down mode using the FRO-32K configured for 1 second prescaler with 1 minute match. Include the FRO-32K power consumption. | 252.9 | nA | | LPIT | LPIT peripheral adder measured by placing the device in Sleep mode with Wake Domain place in Sleep. | 3.2 | μΑ | Table 22. Low power mode peripheral power consumption adders (continued) | | Using FRO6M, configured for a 1 minute match. Does not include selected clock source power consumption. | | | |---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----| | TSTMR | TSTMR peripheral adder measured by placing the device in Power-down mode with Wake Domain place in Sleep. Incrementing on the 1MHz clock output from the FRO6M. Does not include the selected clock source power consumption. | 4.0 | μΑ | | TPM0 | TPM0 peripheral adder measured by placing the device in Power-down mode with Wake Domain place in Sleep. Using FRO32K configured for output compare generating a 10Hz clock signal. No load is placed on the I/O pin generating the clock signal. Includes the clock source power consumption | 4.1 | μΑ | | RTC | RTC peripheral adder measured with external 32 kHz OSC enabled with an alarm of 1 minute, by placing the device in Deep Powerdown mode. Includes OSC-RTC (32 kHz external crystal) power consumption. | 210.7 | nA | | LPUART1 | LPUART1 peripheral adder measured by placing the device in Sleep mode with Wake Domain Sleep. Selected clock source FRO6M as clock source waiting for Rx data at 115200 BR, configuring CC=10b for MRCC_LPUART1. Does not include selected clock source power consumption. | 4.2 | μΑ | | LPI2C1 | LPI2C1 peripheral adder<br>measured by placing<br>the device in Sleep<br>mode configured as Slave<br>with digital glitch filter | 3.2 | μΑ | Table continues on the next page... Data Sheet: Technical Data Table 22. Low power mode peripheral power consumption adders (continued) | | disabled. Does not include selected clock source power consumption. | | | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----| | I3C | LPI3C peripheral adder measured by placing the device in Sleep mode with Wake Domain place in Sleep, while configured as slave. Does not include the clock source power | 3.3 | μΑ | | LPSPI0 | LPSPI0 peripheral adder measured by placing the device in Sleep mode with Wake Domain place in Sleep, while configured as Slave in SPI. Does not include the clock source power consumption. | 4.0 | μΑ | | FlexIO | FlexIO peripheral adder measured by placing the device in Sleep mode with Wake Domain Sleep, while Using FRO6M, emulating UART waiting for RX data at 115200 baudrate. Does not include selected clock source power consumption. | 3.3 | μΑ | | ADC | ADC peripheral adder by placing the device in Sleep mode with Wake Domain place in Sleep. ADC in low power single ended mode using the FRO6M and 10Ksps continuous conversion. Does not include selected clock source power consumption. | 4.1 | μΑ | | СМР | CMP peripheral adder measured with CMP enabled 8-bit DAC and single input for compare. The device is placed in Sleep mode with Wake Domain place in Sleep. Does not include 6-bit DAC power consumption | 3.3 | μΑ | | VREF | VREF peripheral adder measured by placing the device in Sleep mode with | 3.9 | μΑ | Table 22. Low power mode peripheral power consumption adders (continued) | | Wake Domain place in Sleep.<br>Generating a 1.2V reference<br>output voltage | | | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----| | WDOG | WDOG peripheral adder measured by placing the device in Sleep mode with Wake Domain place in Sleep. The peripheral is configured Using OSC-RTC (External 32kHz) using the longest timeout period possible. Includes the OSC_RTC current consumption | 2.8 | μΑ | # 2.2.8 EMC radiated emissions operating behaviors EMC measurements to IC-level IEC standards are available from NXP on request. # 2.2.9 Designing with radiated emissions in mind To find application notes that provide guidance on designing your system to minimize interference from radiated emissions: - 1. Go to https://www.nxp.com/. - 2. Perform a keyword search for "EMC design". # 2.2.10 Capacitance attributes Table 23. Capacitance attributes | Symbol | Description | Min. | Max. | Unit | |-------------------|---------------------------------|------|------|------| | C <sub>IN_A</sub> | Input capacitance: analog pins | _ | 7 | pF | | C <sub>IN_D</sub> | Input capacitance: digital pins | _ | 7 | pF | # 2.3 Switching specifications # 2.3.1 Device clock specifications Table 24. Device clock specifications | Symbol | Description | Min. | Max. | Unit | Notes | | | | |-------------------|-----------------------|------|------|------|-------|--|--|--| | | VDD_CORE = 1.1 | V | | | | | | | | f <sub>CPU</sub> | CPU clock (CPU_CLK) | _ | 96 | MHz | | | | | | f <sub>BUS</sub> | Bus clock (BUS_CLK) | _ | 96 | MHz | | | | | | f <sub>SLOW</sub> | Slow clock (SLOW_CLK) | _ | 24 | MHz | | | | | | | VDD_CORE = 1.0 V | | | | | | | | | f <sub>CPU</sub> | CPU clock (CPU_CLK) | _ | 48 | MHz | | | | | Table 24. Device clock specifications (continued) | Symbol | Description | Min. | Max. | Unit | Notes | |-------------------|-----------------------|------|------|------|-------| | f <sub>BUS</sub> | Bus clock (BUS_CLK) | _ | 48 | MHz | | | f <sub>SLOW</sub> | Slow clock (SLOW_CLK) | _ | 24 | MHz | | $\label{eq:NOTE} \textbf{By default, VDD\_CORE = 1.0 V, } f_{\text{CPU\_CLK}}/f_{\text{BUS\_CLK}} = 32 \text{ MHz, } f_{\text{SLOW\_CLK}} = 16 \text{ MHz.}$ # 2.3.2 General switching specifications These general-purpose specifications apply to all signals configured for GPIO, LPUART, LPTMR, TPM, LPI2C, LPI3C, LPSPI, or FlexIO functions. Table 25. General switching specifications | Description | Min. | Max. | Unit | Notes | |-------------------------------------------------------------------------------------------------------------|------------|------|---------------------|-------| | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path | 1.5 | _ | Bus clock<br>cycles | 1 | | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter enabled) — Asynchronous path | 150 | _ | ns | | | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter disabled) — Asynchronous path | 50 | _ | ns | | | External RESET and NMI pin interrupt pulse width — Asynchronous path | 330 | _ | ns | 2 | | GPIO pin interrupt pulse width — Asynchronous path | 16 | _ | ns | 2 | | Port rise | /fall time | | | | | Normal I/O pins | | | | 3 | | • 2.7 ≤ VDD_IO_x ≤ 3.6 V | 2.9 | 7 | ns | | | — Fast slew rate (SRE = 0; DSE = 0) | 6 | 15 | ns | | | — Slow slew rate (SRE = 1; DSE = 0) | | | | | | • 1.71 ≤ VDD_IO_ <i>x</i> < 2.7 V | 2.4 | 7 | ns | | | — Fast slew rate (SRE = 0; DSE = 1) | 6.1 | 20 | ns | | | — Slow slew rate (SRE = 1; DSE = 1) | | | | | | I2C/I3C I/O pins | | | | 4 | | • 2.7 ≤ VDD_IO_x ≤ 3.6 V | | | | | | — Normal drive, fast slew rate (SRE = 0; DSE = ) | 3 | 7 | ns | | | — Normal drive, slow slew rate (SRE = 1; DSE = 0) | 6.1 | 15 | ns | | | — High drive, fast slew rate (SRE = 0; DSE = 1) | 0.0 | 7 | | | | — High drive, slow slew rate (SRE = 1; DSE = 1) | 2.8 | 7 | ns | | | • 1.71 ≤ VDD_IO_ <i>x</i> < 2.7 V | 5.6 | 15 | ns | | | | | | | | Table continues on the next page... Data Sheet: Technical Data 28 / 88 29 / 88 Table 25. General switching specifications (continued) | Description | Min. | Max. | Unit | Notes | |--------------------------------------------------------------------------------------------------------------------------|------------|-----------|----------|-------| | Normal drive, fast slew rate (SRE = 0; DSE = 0) | 2.8 | 7 | ns | | | Normal drive, slow slew rate (SRE = 1; DSE = 0) | 6.4 | 20 | ns | | | <ul> <li>High drive, fast slew rate (SRE = 0; DSE = 1)</li> <li>High drive, slow slew rate (SRE = 1; DSE = 1)</li> </ul> | 2.3<br>5.7 | 7<br>20 | ns<br>ns | | | Reset and NMI pins • 2.7 ≤ VDD_IO_x ≤ 3.6 V • 1.71 ≤ VDD_IO_x < 2.7 V | 3.3<br>4.3 | 6.7<br>20 | ns<br>ns | 5 | - 1. The synchronous and asynchronous timing must be met. - 2. This is the shortest pulse that is guaranteed to be recognized. - 3. Load is 25 pF. Drive strength and slew rate are configured using PORTx\_PCRn[DSE] and PORTx\_PCRn[SRE]. - 4. Load is 25 pF for DSE=0 or DSE=1. Load is 50 pF for DSE=2 or DSE=3. Drive strength and slew rate are configured using PORTx\_PCRn[DSE1], PORTx\_PCRn[DSE], and PORTx\_PCRn[SRE]. - 5. Load is 25 pF. # 2.4 Thermal specifications ## 2.4.1 Thermal operating requirements Table 26. Thermal operating requirements | Symbol | Description | Min. | Typical | Max. | Unit | Notes | |----------------|----------------------------------|------|---------|------|------|----------| | T <sub>A</sub> | Ambient temperature | -40 | 25 | 125 | °C | 1 | | TJ | Die junction temperature maximum | _ | _ | 125 | °C | 2,3, 4,5 | - 1. The device may operate at maximum $T_A$ rating as long as $T_J$ maximum of 125 °C is not exceeded. The simplest method to determine $T_J$ is: $T_J = T_A + R_{\theta JA} \times$ chip power dissipation. - 2. The device operating specification is not guaranteed beyond 125 °C T<sub>J</sub>. - 3. The maximum operating requirement applies to all chapters unless otherwise specifically stated. - 4. Operating at maximum conditions for extended periods may affect device reliability. - 5. The radio performances are guaranteed up to 105°C. Above this temperature, parameters will gradually change. ### 2.4.2 Thermal attributes Table 27. Thermal attributes | Board type | Symbol | Description | 48<br>HVQFN | 40<br>HVQFN | Unit | Notes | |-------------------|------------------|-------------------------------------------------------------------------------------------------|-------------|-------------|------|-------| | Four-layer (2s2p) | R <sub>θJA</sub> | Thermal resistance, junction to ambient (natural convection) | 26 | 28 | °C/W | 1, 2 | | _ | $\Psi_{ m JT}$ | Thermal characterization parameter, junction to package top outside center (natural convection) | 0.2 | 0.2 | °C/W | 1, 2 | - 1. Thermal test board meets JEDEC specification for this package (JESD51-7). - 2. Determined according to JEDEC Standard JESD51-2, *Integrated Circuits Thermal Test Method Environmental Conditions*—Natural Convection (Still Air). # 3 Peripheral operating requirements and behaviors # 3.1 Core modules # 3.1.1 SWD electricals Table 28. SWD timing | Symbol | Description | Min. | Max. | Unit | |--------|-------------------------------------------------|------|------|------| | | Operating voltage | 1.71 | 3.6 | V | | S1 | SWD_CLK frequency of operation | _ | 25 | MHz | | S2 | SWD_CLK cycle period | 1/S1 | _ | ns | | S3 | SWD_CLK clock pulse width | 20 | _ | ns | | S4 | SWD_CLK rise and fall times | _ | 3 | ns | | S5 | SWD_DIO input data setup time to SWD_CLK rise | 10 | _ | ns | | S6 | SWD_DIO input data hold time after SWD_CLK rise | 0 | _ | ns | | S7 | SWD_CLK high to SWD_DIO data valid | _ | 25 | ns | | S8 | SWD_CLK high to SWD_DIO high-Z | 5 | _ | ns | # 3.2 Clock modules # 3.2.1 Reference oscillator specification This chip is designed to meet targeted specifications with a ±40 ppm frequency error over the life of the part, which includes the temperature, mechanical, and aging excursions. The table below shows typical specifications for the Crystal Oscillator. Table 29. Reference Crystal Specification | Symbol | Description | F0 = 32.0 M | F0 = 32.0 MHz | | | Notes | |----------------|---------------------------------------------------------------------|-------------|---------------|-------|-----|-------| | | | Min | Тур | Max | | | | T <sub>A</sub> | Operating Temperature | -40 | _ | 105 | °C | 1 | | | Crystal frequency<br>tolerance over Aging and<br>Temperature | -33 | _ | 30 | ppm | 2,3 | | | Oscillator variation | -17 | _ | 20 | ppm | 4 | | | Total reference oscillator tolerance for Bluetooth LE applications | -50 | _ | 50 | ppm | 5 | | | Total reference oscillator tolerance for IEEE 802.15.4 applications | -40 | _ | 40 | ppm | 5 | | C <sub>L</sub> | Load capacitance | 6 | 8 | 10 | pF | 2,6 | | C <sub>0</sub> | Shunt capacitance | 0.469 | 0.67 | 0.871 | pF | 2,6 | Table 29. Reference Crystal Specification (continued) | Symbol | Description | F0 = 32.0 | F0 = 32.0 MHz | | | Notes | |------------------|------------------------------|-----------|---------------|-------|--------|-------| | | | Min | Тур | Max | | | | Cm1 | Motional capacitance | 1.435 | 2.05 | 2.665 | fF | 2, 6 | | Lm1 | Motional inductance | 8.47 | 12.1 | 15.73 | mH | 2,6 | | Rm1 | Motional resistance | _ | 25 | 50 | Ohms | 2 | | ESR | Equivalent series resistance | - | 50 | 60 | Ohms | 2, 7 | | P <sub>d</sub> | Maximum crystal drive | _ | _ | 200 | μW | 2 | | T <sub>S</sub> | Trim sensitivity | 6.30 | 9.00 | 11.70 | ppm/pF | 2,6 | | T <sub>OSC</sub> | Oscillator Startup Time | _ | 500 | _ | μs | 8 | - 1. Full temperature range of this device. A reduced range can be chosen to meet application needs. - 2. Recommended crystal specification. - 3. Combination of frequency stability variation over desired temperature range and frequency variation due to aging over desired lifetime of system. - 4. Variation due to temperature, process, and aging of MCU. - 5. Sum of crystal initial frequency tolerance, crystal frequency stability and aging, oscillator variation, and PCB manufacturing variation must not exceed this value. - 6. Typical is target. 30 % tolerances shown. - 7. ESR = Rm1 \* $(1 + [C_0/C_L])^2$ . - 8. Time from oscillator enables to clock ready. Dependent on the complete hardware configuration of the oscillator. Data Sheet: Technical Data 32/88 # 3.2.2 32 kHz oscillator electrical specifications Table 30. 32 kHz oscillator electrical specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-------------------------|----------------------------------------------------------------------------------|------|---------|------|------|-------| | f <sub>osc_32k</sub> | Crystal frequency | _ | 32.768 | _ | kHz | | | Tol | Frequency tolerance | _ | ±100 | _ | ppm | | | Jit <sub>osc</sub> | Jitter | | 10 | | ns | | | | <ul><li>Period jitter (RMS)</li><li>Accumulated jitter over 1 ms (RMS)</li></ul> | _ | 50 | _ | | | | ESR | Crystal equivalent series resistance | _ | _ | 80 | kΩ | 1 | | C <sub>para</sub> | Parasitic capacitance of EXTAL32 and XTAL32 | _ | 1 | 2.5 | pF | | | t <sub>start</sub> | Crystal start-up time | _ | 1000 | 2000 | ms | 2,3 | | I <sub>OSC_32k</sub> | Current consumption | | | | | 4 | | | OFF mode | _ | 0.5 | _ | | | | | ON mode | _ | 110 | _ | nA | | | $V_{pp}$ | Peak-to-peak amplitude of oscillation | _ | 0.2 | _ | V | 5 | | f <sub>ec_extal32</sub> | Externally provided input clock frequency | _ | 32.768 | _ | kHz | 6 | | V <sub>ec_extal32</sub> | Externally provided input clock amplitude | _ | VDD_SYS | _ | mV | 6, 7 | | C <sub>extal/xtal</sub> | EXTAL, XTAL Load Capacitance | 0 | _ | 30 | pF | 8 | - 1. Maximum value is 80 kOhms for parasitic capacitances higher than 1 pF, and 150 kOhms for parasitic capacitances around 1 pF. - 2. Proper PC board layout procedures must be followed to achieve specifications. - 3. For some crystals at cold it can take up to 8000ms. - 4. Crystal ESR=30K, Cload=6 pF Vdd sys=1.8V - 5. When a crystal is being used with the 32 kHz oscillator, the EXTAL32 and XTAL32 pins should only be connected to required oscillator components and must not be connected to any other devices. - 6. This specification is for an externally supplied clock driven to EXTAL32 and does not apply to any other clock input. The oscillator remains enabled and XTAL32 must be left unconnected. - The parameter specified is a peak-to-peak value and V<sub>IH</sub> and V<sub>IL</sub> specifications do not apply. The voltage of the applied clock must be within the range of V<sub>SS</sub> to V<sub>DD IO D</sub>. - 8. With 2 pF steps. Table 31. 32 kHz oscillation gain setting | Coarse_Amp_G<br>ain (ESR<br>Range) | Max ESR (kΩ) | Max Cx (pF) <sup>1</sup> | Notes | |------------------------------------|--------------|--------------------------|------------------------------------------------| | 00 (default) | 50 | 14 | | | 01 | 70 | 22 | | | 10 | 80 | 22 | | | 11 | 80 | 22 | For higher<br>negative<br>resistance<br>margin | 1. Cx is the sum of cap connected to EXTAL or XTAL, including internal load capacitors, pad capacitance and PCB. Cload will be approx Cx/2. NOTE It is recommended that the oscillator margin be measured on the actual application PCB with the target crystal. # 3.2.3 Free-running oscillator FRO-192M specifications Table 32. FRO-192M specifications | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------|-------------|----------|-------| | f <sub>fro192m</sub> | FRO-192M frequency (nominal) | 96/192 | | | MHz | | | Δf <sub>fro192m</sub> | Frequency deviation (–40 °C – 125 °C) • Open loop • Closed loop (using accurate clock source as reference) | | | ±3<br>±0.25 | % | | | t <sub>startup</sub> | <ul> <li>Start-up time</li> <li>Oscillation time with initial accuracy of ±20 % to ±2 % of enable signal assertion</li> <li>Oscillation time within ±2 % from enable signal assertion</li> </ul> | _<br>_ | 2 10 | _<br>_ | µs<br>µs | | | f <sub>os</sub> | Frequency overshoot during startup | _ | _ | 2 | % | | | jit <sub>per</sub> | <ul> <li>Period jitter RMS <sup>1</sup></li> <li>Accumulated jitter over 1 μs</li> </ul> | | 50<br>375 | | ps | | | jit <sub>cyc</sub> | Cycle to Cycle jitter RMS | _ | 60 | _ | ps | | | I <sub>fro192m</sub> | Current consumption | _ | 40 | 100 | μA | | <sup>1.</sup> Reference clock = 192 MHz. # 3.2.4 Free-running oscillator FRO-6M specifications Table 33. FRO-6M specifications | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |----------------------|------------------------------------------------------------------------------------------------------|------|------|------------|------|-------| | f <sub>fro6m</sub> | FRO-6M frequency (nominal) | _ | 6 | _ | MHz | | | ∆f <sub>fro6m</sub> | Frequency deviation | | _ | ±3<br>±0.6 | % | | | t <sub>startup</sub> | Start-up time Oscillation time with initial accuracy of -20 % to +2 % of enable signal assertion | _ | 5 | _ | μs | | | | <b>0</b> | _ | 10 | _ | μs | | Table 33. FRO-6M specifications (continued) | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |--------------------|------------------------------------------------------------|------|------|------|------|-------| | | Oscillation time within ± 2 % from enable signal assertion | | | | | | | f <sub>os</sub> | Frequency overshoot during startup | _ | 10 | _ | % | | | I <sub>fro6m</sub> | Current consumption | _ | _ | 4 | μΑ | | # 3.2.5 Free-running oscillator FRO-32K specifications Table 34. FRO-32K specifications | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |----------------------|-----------------------------------------------|------|--------|------|------|-------| | f <sub>fro32k</sub> | FRO-32K frequency (nominal) | _ | 32.768 | _ | kHz | | | $\Delta f_{fro32k}$ | Frequency deviation • open loop | _ | _ | ±2 | % | | | TRIM <sub>step</sub> | Trimming step | _ | 0.03 | _ | % | | | t <sub>startup</sub> | Start-up time | _ | _ | 120 | μs | | | f <sub>os</sub> | Frequency overshoot during startup • Trimmed | _ | 10 | _ | % | | | I <sub>fro32k</sub> | Current consumption | _ | 350 | _ | nA | | # 3.2.6 Free-running oscillator FRO-16K specifications Table 35. FRO-16K specifications | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |----------------------|-------------------------------------------------------------|------|--------|------|------|-------| | V <sub>BAT</sub> | Supply voltage operating range | 1.9 | 2.7 | 3.6 | V | 1 | | Temp | Temperature range | -40 | 25 | 125 | °C | | | f <sub>fro16K</sub> | FRO-16K frequency (nominal) | _ | 16.384 | _ | kHz | | | Δf <sub>fro16K</sub> | Frequency deviation • Over –40 °C~125 °C temperature range | _ | _ | ±6 | % | | | TRIMstep | Frequency trimming step | _ | 1.5 | _ | % | | | I <sub>fro16k</sub> | Current consumption | _ | 50 | _ | nA | 2 | | I <sub>por</sub> | Current consumption | _ | 26 | _ | nA | | <sup>1.</sup> FRO-16K is in Power Switch block, which is powered by min 1.9 V VDD\_SWITCH # 3.3 Memories and memory interfaces # 3.3.1 Flash electrical specifications This section describes the electrical characteristics of the flash memory module. <sup>2.</sup> The Typical value (70 nA) of current consumption includes 20 nA POR current consumption in stable running period. ## 3.3.1.1 Flash Read wait state control specifications FCTRL[RWSC] defines the number of read wait-states in the flash module for FMC read access to the flash array during full power and low-power modes. The following requirements must be met. Table 36. Recommend RWSC settings on MCXW71 (for MCU flash and Radio Flash) | Mode | Typical Frequency (MHz) | FCTRL[RWSC] | |------------|-------------------------|-------------| | SD – 1.1 V | 96 | 0010b | | SD – 1.1 V | 64 | 0001b | | SD – 1.1 V | 48 | 0001b | | MD – 1.0 V | 48 | 0001b | | MD – 1.0 V | 32 | 0000Ь | ### 3.3.1.2 Flash timing specifications The following command times assume a flash bus clock frequency of 24 MHz. This clock come from SLOW\_CLK. Command times will be increased by up to 10 µs at 24 MHz if the module is exiting sleep mode when the command is launched. The time to abort a command is not included in the following table. Table 37. Flash command time specifications | Symbol | Description | Тур. | Max. | Unit | Notes | |--------------------------|--------------------------------------------------|------|------|------|-------| | t <sub>rd1all1024k</sub> | Read 1s All execution time (1024 KB) | _ | 6200 | μs | | | t <sub>rd1blk1024k</sub> | Read 1s Block execution time (1024 KB) | _ | 6000 | μs | | | t <sub>rd1scr</sub> | Read 1s Sector execution time | _ | 50 | μs | 1 | | t <sub>rd1pg</sub> | Read 1s Page execution time | _ | 4.4 | μs | 1 | | t <sub>rd1pglv</sub> | Read 1s Page at low voltage execution time | _ | 5.8 | μs | 1 | | t <sub>rd1phrlv</sub> | Read 1s Phrase at low voltage execution time | _ | 4.8 | μs | 1 | | t <sub>rd1ipglv</sub> | Read 1s IFR Page at low voltage execution time | _ | 5.8 | μs | 1 | | t <sub>rd1iphrlv</sub> | Read 1s IFR Phrase at low voltage execution time | _ | 4.8 | μs | 1 | | t <sub>rd1phr</sub> | Read 1s Phrase execution time | _ | 3.8 | μs | 1 | | t <sub>rdmisr8k</sub> | Read into MISR (8 KB) | _ | 50 | μs | 1 | | t <sub>rdmisr1024k</sub> | Read into MISR (1024 KB) | _ | 6000 | μs | 1 | | t <sub>rd1iscr</sub> | Read 1s IFR Sector execution time | _ | 50 | μs | 1 | | t <sub>rd1ipg</sub> | Read 1s IFR Page execution time | _ | 4.4 | us | 1 | | t <sub>rd1iphr</sub> | Read 1s IFR Phrase execution time | _ | 3.8 | μs | 1 | | t <sub>rdimisr8k</sub> | Read IFR into MISR (8 KB) | _ | 50 | μs | 1 | | t <sub>rdimisr32k</sub> | Read IFR into MISR (32 KB) | _ | 190 | μs | 1 | | t <sub>pgmpg</sub> | Program Page execution time | 450 | 1000 | μs | 2 | | t <sub>pgmphr</sub> | Program Phrase execution time | 135 | 375 | μs | 2 | | t <sub>ersall1024k</sub> | Erase All execution time (1024 KB) | _ | 2800 | ms | | Table 37. Flash command time specifications (continued) | Symbol | Description | Тур. | Max. | Unit | Notes | |--------------------------|-------------------------------------|------|------|------|-------| | t <sub>masers1024k</sub> | Mass Erase execution time (1024 KB) | _ | 2800 | ms | | | t <sub>ersscr</sub> | Erase Sector execution time | 2 | 22 | ms | 2 | - 1. Time to abort the command may significantly impact the time to execute the command. - 2. Measured from the time PERDY is cleared. #### 3.3.1.3 Flash high voltage current behavior Table 38. Flash high voltage current behavior | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |------------------------|----------------------------------------------------------------------|------|------|------|------|-------| | I <sub>DD_IO_PGM</sub> | Average current adder to VDD_IO_x during flash programming operation | _ | _ | 6 | mA | 1 | | I <sub>DD_IO_ERS</sub> | Average current adder to VDD_IO_x during flash erase operation | _ | _ | 4 | mA | 1 | <sup>1.</sup> See the Power Management chapter in the reference manual for the specific VDD\_IO\_x voltage supply powering the flash array. #### 3.3.1.4 Flash reliability specifications Table 39. Flash reliability specifications | Symbol | Description | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |-------------------------|-----------------------------------------------------|---------|-------------------|------|--------|-------| | | Prograi | n Flash | | | | | | t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles | 10 | 50 | _ | years | | | n <sub>nvmcycscr</sub> | Sector cycling endurance | 10 K | 500 K | _ | cycles | 2 | | T <sub>nvmretp1k</sub> | Data retention after up to 1 K cycles | 20 | 100 | _ | years | | | T <sub>nvmretp100</sub> | Data retention after up to 100 K cycles | 5 | 50 | _ | years | | | N <sub>nvmcyc256</sub> | Sector cycling endurance for 256 KB per array block | 100 K | 500 K | _ | cycles | 3 | <sup>1.</sup> Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25 °C use profile. ## 3.4 Radio modules <sup>2.</sup> Sector cycling endurance represents the number of Program/Erase cycles on a single sector at -40 °C ≤ T<sub>i</sub> ≤ 125 °C. <sup>3.</sup> For devices with a single flash block, sectors must be located within the last 256 KB of the flash main memory. For devices with two flash blocks, sectors must be located within the last 256 KB of each flash main memory. ## 3.4.1 2.4 GHz radio transceiver electrical specification Table 40. 2.4 GHz radio transceiver specifications | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |--------------------|--------------------------------------------------|-------|------|--------|------|-------| | VDD_RF | RF supply voltage | 1.175 | 1.2 | 3.6 | V | | | VPA_2P4<br>GHZ | Supply voltage for 2.4 GHz radio power amplifier | 0.9 | _ | 2.4 | V | 1, 2 | | f <sub>in</sub> | Input RF frequency | 2.360 | _ | 2.4835 | GHz | | | f <sub>c</sub> | Output RF frequency | 2.360 | _ | 2.4835 | GHz | | | P <sub>max</sub> | RF input power | _ | _ | 10 | dBm | | | f <sub>ref</sub> | Crystal reference oscillator frequency | _ | 32 | _ | MHz | | | f <sub>tol</sub> | Frequency tolerance | _ | ±50 | _ | ppm | | | T <sub>rx_tx</sub> | Rx - Tx turnaround time | _ | 150 | _ | μs | 3 | Voltage required at this rail depends on the desired output power. See Transmit and PLL Feature Summary for the required voltages. ### 3.4.2 Receiver Feature Summary Table 41. Top-level Receiver Specifications (T<sub>A</sub> = 25 °C, nominal process unless otherwise noted) | Characteristic <sup>1</sup> | Symbol | Min. | Тур. | Max. | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------|-------|--------|------| | Receiver Activ | e Power Consumpt | ion | | | | | Supply current Rx On with DC-DC converter enable (Buck; VDD_DCDC =3.3 V, VDD_RF=VDD_LDO_CORE = 1.25 V) <sup>2</sup> | I <sub>Rxon</sub> | _ | 4.68 | _ | mA | | Supply current Rx On with DC-DC converter disabled (Bypass, VDD_RF = VDD_LDO_CORE = 3.3. V) <sup>2</sup> | I <sub>Rxon</sub> | _ | 10.01 | _ | mA | | Supply current Rx On with DC-DC converter disabled (Buck, VDD_DCDC = 3.3 V, VDD_RF = VDD_LDO_CORE = 1.25 V) for IEEE802.15.4 <sup>2</sup> | I <sub>Rxon15.4</sub> | _ | 3.69 | _ | mA | | Supply current Rx On with DC-DC converter disabled (Bypass, VDD_RF = VDD_LDO_CORE = 3.3. V) <sup>2</sup> | I <sub>Rxon15.4</sub> | _ | 7.9 | _ | mA | | Receiver Ge | eneral Specifications | <u> </u> | | | | | Input RF Frequency | F <sub>in</sub> | 2.360 | _ | 2.4835 | GHz | | GFSK Rx Sensitivity(250 kbps GFSK-BT = 0.5, h = 0.5) <sup>3,4</sup> | SENS <sub>GFSK</sub> | _ | -103 | _ | dBm | | Max RX RF Input Signal Level | RF <sub>inMax</sub> | _ | _ | 10 | dBm | | Noise Figure for maximum gain mode @ typical sensitivity <sup>5</sup> | NF <sub>HG</sub> | _ | 6.5 | _ | dB | <sup>2.</sup> VPA\_2P4GHZ is internally connected to the VDD\_RF pin. When not powered externally, VPA\_2P4GHZ = VDD\_RF - 0.275 V. An internal regulator prevents VPA\_2P4GHZ from going above 2.4 V when powered through the VDD\_RF pin. <sup>3.</sup> Bluetooth LE. Other modes have different requirements Table 41. Top-level Receiver Specifications ( $T_A = 25$ °C, nominal process unless otherwise noted) (continued) | Characteristic <sup>1</sup> | Symbol | Min. | Тур. | Max. | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------|-------|------|------| | Receiver Signal Strength Indicator Range <sup>6</sup> | RSSI <sub>Range</sub> | -100 | _ | 07 | dBm | | Receiver Signal Strength Indicator Resolution | RSSI <sub>Res</sub> | _ | 1 | _ | dB | | Typical RSSI variation over frequency | | -2 | _ | 2 | dB | | Typical RSSI variation over temperature | | -2 | _ | 2 | dB | | Narrowband RSSI accuracy <sup>8</sup> | RSSI <sub>Acc</sub> | -3 | _ | 3 | dB | | Spurious Emission < 1.6 MHz offset (Measured with 100 kHz resolution and average detector. Device transmit on RF channel with center frequency fc and spurious power measured in 1 MHz at RF frequency f), where f-fc < 1.6 MHz | _ | _ | -54 | _ | dBc | | Spurious Emission > 2.5 MHz offset (Measured with 100 kHz resolution and average detector. Device transmit on RF channel with center frequency fc and spurious power measured in 1 MHz at RF frequency f), where f-fc > 2.5 MHz <sup>9</sup> | _ | _ | -70 | _ | dBc | | Bluetooth LE coded 125 k | bps (Long Range, 8 | 3x Spreadin | g) | | 1 | | Bluetooth LE LR 125 kbps Sensitivity <sup>10,3,4</sup> | SENS <sub>BLELR125</sub> | _ | -106 | _ | dBm | | Bluetooth LE LR 125 kbps Co-channel Interference (Wanted signal at –67 dBm, BER < 0.1 %. Measurement resolution 1 MHz). | COSEL <sub>BLELR125</sub> | | -2 | | dB | | Adjacent/Alternate | e Channel Performa | nce <sup>11</sup> | 1 | 1 | | | Bluetooth LE LR 125 kbps Adjacent ±1 MHz Interference offset (Wanted signal at –67 dBm, BER < 0.1 %. Measurement resolution 1 MHz.) | SEL <sub>BLELR125,</sub> 1<br>MHz | _ | 8 | _ | dB | | Bluetooth LE LR 125 kbps Adjacent ± 2 MHz Interference offset (Wanted signal at –67 dBm, BER < 0.1 %. Measurement resolution 1 MHz.) | SEL <sub>BLELR125, 2</sub><br>MHz | _ | 50/35 | _ | dB | | Bluetooth LE LR 125 kbps Alternate ±3 MHz Interference offset (Wanted signal at –67 dBm, BER < 0.1 %. Measurement resolution 1 MHz.) | SEL <sub>BLELR125, 3</sub> | _ | 55/45 | _ | dB | | Bluetooth LE LR 125 kbps Alternate ≥ ±4 MHz Interference offset (Wanted signal at –67 dBm, BER < 0.1 %. Measurement resolution 1 MHz.) <sup>4</sup> | SEL <sub>BLELR125, 4+</sub> | _ | 55 | _ | dB | | Bluetooth LE coded 500 k | bps (Long Range, 2 | 2x Spreadin | g) | | | | Bluetooth LE LR 500 kbps Sensitivity <sup>10,3,4</sup> | SENS <sub>BLELR500</sub> | _ | -102 | _ | dBm | | Bluetooth LE LR 500 kbps Co-channel Interference (Wanted signal at –67 dBm, BER < 0.1 %. Measurement resolution 1 MHz). | COSEL <sub>BLELR500</sub> | | -3 | | dB | Table 41. Top-level Receiver Specifications (T<sub>A</sub> = 25 °C, nominal process unless otherwise noted) (continued) | Characteristic <sup>1</sup> | Symbol | Min. | Тур. | Max. | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------------------|-------|------|------| | Bluetooth LE LR 500 kbps Adjacent ±1 MHz Interference offset (Wanted signal at –67 dBm, BER < 0.1 %. Measurement resolution 1 MHz.) | SEL <sub>BLELR500, 1</sub> | _ | 8 | _ | dB | | Bluetooth LE LR 500 kbps Adjacent ±2 MHz Interference offset (Wanted signal at –67 dBm, BER < 0.1 %. Measurement resolution 1 MHz.) | SEL <sub>BLELR500, 2</sub> | _ | 50/35 | _ | dB | | Bluetooth LE LR 500 kbps Alternate ±3 MHz Interference offset (Wanted signal at –67 dBm, BER < 0.1 %. Measurement resolution 1 MHz.) | SEL <sub>BLELR500, 3</sub> | _ | 55/45 | _ | dB | | Bluetooth LE LR 500 kbps Alternate ≥ ±4 MHz Interference offset (Wanted signal at –67 dBm, BER < 0.1 %. Measurement resolution 1 MHz.) <sup>4</sup> | SEL <sub>BLELR500, 4+</sub> | _ | 52 | _ | dB | | Bluetooth L | E un-coded 1 Mbps | | | I | I | | Bluetooth LE 1 Mbps Sensitivity <sup>10,3,4</sup> | SENS <sub>BLE1M</sub> | _ | -97.5 | _ | dBm | | Bluetooth LE 1 Mbps Co-channel Interference (Wanted signal at –67 dBm, BER < 0.1 %. Measurement resolution 1 MHz). | COSEL <sub>BLE1M</sub> | | -6 | | dB | | Adjacent/Alternate Cha | annel Selectivity Per | formance <sup>11</sup> | | I | | | Bluetooth LE 1 Mbps Selectivity ±1 MHz Interference offset (Wanted signal at –67 dBm, BER < 0.1 %. Measurement resolution 1 MHz.) | SEL <sub>BLE1M, 1 MHz</sub> | _ | 0 | _ | dB | | Bluetooth LE 1 Mbps Adjacent ±2 MHz Interference<br>offset (Wanted signal at –67 dBm, BER < 0.1 %.<br>Measurement resolution 1 MHz.) | SEL <sub>BLE1M, 2 MHz</sub> | _ | 45/35 | _ | dB | | Bluetooth LE 1 Mbps Selectivity ±3 MHz Interference offset (Wanted signal at –67 dBm, BER < 0.1 %. Measurement resolution 1 MHz.) | SEL <sub>BLE1M, 3 MHz</sub> | _ | 53/45 | _ | dB | | Bluetooth LE 1 Mbps Alternate ≥ ±4 MHz Interference offset (Wanted signal at –67 dBm, BER < 0.1 %. Measurement resolution 1 MHz.) <sup>4</sup> | SEL <sub>BLE1M</sub> , 4+ MHz | _ | 52 | _ | dB | | Intermodul | lation Performance | | | | | | Bluetooth LE 1 Mbps Intermodulation with continuous wave interferer at ±3 MHz and modulated interferer is at ±6 MHz (or ±8 MHz) – Wanted signal at –67 dBm, BER < 0.1 %. | IM3-6 <sub>BLE1M</sub><br>IM4-8 <sub>BLE1M</sub> | _ | -27 | _ | dBm | | Bluetooth LE 1 Mbps Intermodulation with continuous wave interferer at ±5 MHz and modulated interferer is at ±10 MHz – Wanted signal at –67 dBm, BER < 0.1 %. | IM5-10 <sub>BLE1M</sub> | _ | -28 | _ | dBm | | Blockin | ng Performance | | | | | | Bluetooth LE 1 Mbps Out of band blocking from 30 MHz to 1000 MHz and 4000 MHz to 5000 MHz (Wanted signal | _ | -2 | _ | _ | dBm | Table 41. Top-level Receiver Specifications ( $T_A = 25$ °C, nominal process unless otherwise noted) (continued) | Characteristic <sup>1</sup> | Symbol | Min. | Тур. | Max. | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--------------------|-------|------|------| | at –67 dBm, BER < 0.1 %. Interferer continuous wave signal.) <sup>12</sup> | | | | | | | Bluetooth LE 1 Mbps Out of band blocking from 1000 MHz to 2000 MHz and 3000 MHz to 4000 MHz (Wanted signal at –67 dBm, BER < 0.1 %. Interferer continuous wave signal.) | _ | -10 | _ | _ | dBm | | Bluetooth LE 1 Mbps Out of band blocking from 2001 MHz to 2339 MHz and 2484 MHz to 2999 MHz (Wanted signal at –67 dBm, BER < 0.1 %. Interferer continuous wave signal.) <sup>13</sup> | | -10 | _ | _ | dBm | | Bluetooth LE 1 Mbps Out of band blocking from 5000 MHz to 12750 MHz (Wanted signal at –67 dBm, BER < 0. 1 %. Interferer continuous wave signal.) <sup>13</sup> | _ | 2 | 10 | _ | dBm | | Bluetooth LE un-co | oded 2 Mbps (High S | Speed) | | | | | Bluetooth LE 2 Mbps Sensitivity <sup>10,3,4</sup> | SENS <sub>BLE2M</sub> | _ | -95 | _ | dBm | | Bluetooth LE 2 Mbps Co-channel Interference (Wanted signal at –67 dBm, BER < 0.1 %. Measurement resolution 1 MHz). | COSEL <sub>BLE2M</sub> | | -7 | | dB | | Adjacent/Alternate | e Channel Performa | ance <sup>11</sup> | | | | | Bluetooth LE 2 Mbps Adjacent ±2 MHz Interference offset (Wanted signal at –67 dBm, BER < 0.1 %. Measurement resolution 1 MHz.) | SEL <sub>BLE2M, 2 MHz</sub> | _ | 5 | _ | dB | | Bluetooth LE 2 Mbps Alternate ±4 MHz Interference offset (Wanted signal at –67 dBm, BER < 0.1 %. Measurement resolution 2 MHz.) | SEL <sub>BLE2M</sub> , 4 MHz | _ | 42/30 | _ | dB | | Bluetooth LE 2 Mbps Selectivity ±6 MHz Interference offset (Wanted signal at –67 dBm, BER < 0.1 %. Measurement resolution 4 MHz.) | SEL <sub>BLE2M</sub> , 6 MHz | _ | 50 | _ | dB | | Bluetooth LE 2 Mbps Selectivity ≥±8 MHz Interference offset (Wanted signal at –67 dBm, BER < 0.1 %. Measurement resolution 1 MHz.) <sup>4</sup> | SEL <sub>BLE2M, 8+ MHz</sub> | _ | 52 | _ | dB | | Intermodul | lation Performance | | | 1 | | | Bluetooth LE 2 Mbps Intermodulation with continuous wave interferer at ±6 MHz and modulated interferer is at ±12 MHz (or ±16 MHz) Wanted signal at –67 dBm, BER < 0.1 %. | IM3-6 <sub>BLE2M</sub> | _ | -28 | _ | dBm | | Bluetooth LE 2 Mbps Intermodulation with continuous wave interferer at ±8 MHz (±10 MHz) and modulated interferer is at ±16 MHz (or ±20 MHz) – Wanted signal at –67 dBm, BER < 0.1 %.) | IM4-8 <sub>BLE2M</sub><br>IM4-10 <sub>BLE2M</sub> | _ | -32 | _ | dBm | Table 41. Top-level Receiver Specifications ( $T_A = 25$ °C, nominal process unless otherwise noted) (continued) | Characteristic <sup>1</sup> | Symbol | Min. | Тур. | Max. | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|------|------|------| | Bluetooth LE 2 Mbps Out of band blocking from 30 MHz to 1000 MHz and 4000 MHz to 5000 MHz (Wanted signal at –67 dBm, BER < 0.1 %. Interferer continuous wave signal.) <sup>12</sup> | _ | -4 | _ | _ | dBm | | Bluetooth LE 2 Mbps Out of band blocking from 1000 MHz to 2000 MHz and 3000 MHz to 4000 MHz (Wanted signal at –67 dBm, BER < 0.1 %. Interferer continuous wave signal.) | | -10 | _ | _ | dBm | | Bluetooth LE 2 Mbps Out of band blocking from 2001 MHz to 2339 MHz and 2484 MHz to 2999 MHz (Wanted signal at –67 dBm, BER < 0.1 %. Interferer continuous wave signal.) <sup>13</sup> | _ | -10 | _ | _ | dBm | | Bluetooth LE 2 Mbps Out of band blocking from 5000 MHz to 12750 MHz (Wanted signal at –67 dBm, BER < 0.1 %. Interferer continuous wave signal.) <sup>13</sup> | _ | 2 | 10 | _ | dBm | | IEE | EE 802.15.4 | | | | | | IEEE 802.15.4 1 % PER Sensitivity | SENS15.4 | _ | -103 | _ | dBm | | IEEE 802.15.4 Co-channel Interference (Wanted signal at 3 dBm above sensitivity, PER 1 %). | COSEL15.4 | _ | -4 | _ | dB | | WIFI rejection. 1 % PER, with wanted signal IEEE802.15.4 –75 dBm 2470 MHz, WIFI signal IEEE 802.11n 2447 MHz (20 MHz mode). Frequency offset > 23 MHz | RejWIFI15.4 | _ | -46 | _ | dBc | | Adjacent/Alternate | e Channel Performa | nce9 <sup>11</sup> | 1 | 1 | | | IEEE 802.15.4 Adjacent ±5 MHz interference offset (Wanted signal 3 dB over reference sensitivity level, PER <1 %) | SEL15.4, 5 MHz | _ | 35 | _ | dB | | IEEE 802.15.4 Alternate ±10 MHz interference offset (Wanted signal 3 dB over reference sensitivity level, PER <1 %.) | SEL15.4, 10 MHz | _ | 45 | _ | dB | | IEEE 802.15.4 Alternate ≥ ±15 MHz interference offset (Wanted signal 3 dB over reference sensitivity level, PER <1 %.) | SEL15.4, 15 MHz | _ | 52 | _ | dB | | Blockii | ng Performance | | - | | | | IEEE 802.15.4 out of band blocking for frequency offsets > 10 MHz and <= 80 MHz(Wanted signal 3 dB over reference sensitivity level, PER <1 %. Interferer continuous wave signal.) <sup>14</sup> | _ | _ | -20 | _ | dBm | | IEEE 802.15.4 out of band blocking from carrier frequencies in 1 GHz to 4 GHz range excluding frequency offsets < ±80 MHz (Wanted signal 3 dB | _ | _ | -10 | _ | dBm | Table 41. Top-level Receiver Specifications (T<sub>A</sub> = 25 °C, nominal process unless otherwise noted) (continued) | Characteristic <sup>1</sup> | Symbol | Min. | Тур. | Max. | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|------|------|------| | over reference sensitivity level, PER <1 %. Interferer continuous wave signal.) | | | | | | | IEEE 802.15.4 out of band blocking frequency from fc < 1 GHz or 4 GHz < fc < 5 GHz or fc > 6 GHz (Wanted signal 3 dB over reference sensitivity level, PER <1 %. Interferer continuous wave signal11 | _ | _ | -1 | _ | dBm | | IEEE 802.15.4 out of band blocking frequency from 5 GHz < fc < 6 GHz (Wanted signal 3 dB over reference sensitivity level, PER <1%. Interferer continuous wave signal11 | _ | _ | -17 | _ | dBm | - 1. All the RX parameters are measured at the RF pins. - 2. Transceiver power consumption. - 3. Variation across temperature (-40 °C to 105 °C) is up to 3 dB. - 4. Exceptions allowed for multiple of XTAL frequency - 5. Receiver noise Figure is computed from RF pin to composite (I+jQ) ADC output - 6. Narrow-band RSSI mode. - 7. With RSSI\_CTRL\_0.RSSI\_ADJ field calibrated to account for antenna to RF input losses. - 8. With one point calibration over frequency and temperature. - 9. Exceptions allowed for twice the reference clock frequency(fref) multiples. - 10. Measured at 0.1 % BER using 37 byte long packets in maximum gain mode and nominal conditions. - 11. Bluetooth LE adjacent and alternate selectivity performance is measured with modulated interference signals. - 12. Exceptions allowed for carrier frequency sub harmonics. - 13. Exceptions allowed for carrier frequency harmonics. - 14. Exception to the 10 MHz > freq offset ≤ 80 MHz out-of-band blocking limit allowed for frequency offsets of twice the reference frequency(fref) Table 42. Receiver Specifications with Generic FSK Modulations | | | | | Adjacent/Alternate channel selectivity (dB) <sup>1</sup> | | | | | | | |--------------------|------------------------|---------------------|----------------------------------------------|----------------------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------|--| | Modulation<br>type | Data<br>rate<br>(kb/s) | Channel<br>BW (kHz) | Typical<br>sensitivity<br>(dBm) <sup>2</sup> | Desired<br>signal<br>level<br>(dBm) | Interferer<br>at ±1*<br>channel<br>BW offset | Interferer<br>at ±2*<br>channel<br>BW offset | Interferer<br>at ±3*<br>channel<br>BW offset | Interferer<br>at ±4*<br>channel<br>BW offset | Co-<br>channel | | | GFSK BT = | 2000 | 4000 | -95 | -67 | 5 | 45/35 | 52 | 55 | 7 | | | 0.5, h = 0.5 | 1000 | 2000 | -98 | -67 | 0 | 42/32 | 52/42 | 55 | 7 | | | | 500 | 1000 | -101 | -85 | 40 | 50/35 | 55 | 55 | 6 | | | | 250 | 500 | -103 | -85 | 38 | 48 | 52 | 55/35 | 6 | | - 1. Selectivity measured with an unmodulated blocker. - 2. Variation across temperature (-40 °C to 105 °C) is up to 3 dB. #### 3.4.3 Transmit and PLL Feature Summary - · Supports constant envelope modulation of 2.4 GHz ISM frequency band. - Fast PLL Lock time: < 25 μs - · Reference Frequency: - 32 MHz crystals supported for Bluetooth LE and Generic FSK modes Table 43. Top-level Transmitter Specifications ( $T_A$ = 25 $^{\circ}$ C, nominal process unless otherwise noted) | Characteristic <sup>1</sup> | Symbol | Min. | Тур. | Max. | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------|-------|--------|------| | Transmitter Activ | ve Power Specifica | ations | | | | | Supply current Tx On with P <sub>RF</sub> = 0 dBm and DC-DC converter enabled (Buck; VDD_DCDC = 3.3 V, VDD_RF = VDD_LDO_CORE = 1.25 V) <sup>2</sup> | I <sub>TX0dBm</sub> | _ | 4.60 | _ | mA | | Supply current Tx On with P <sub>RF</sub> = 0 dBm and DC-DC converter disabled (Bypass, VDD_RF = VDD_LDO_CORE = 3.3 V) <sup>2</sup> | I <sub>TX0dBmb</sub> | _ | 9.83 | _ | mA | | Supply current Tx On with P <sub>RF</sub> = +4 dBm and DC-DC converter enabled (Buck; VDD_DCDC = 3.3 V, VDD_RF = VDD_LDO_CORE = 1.25 V) <sup>2</sup> | I <sub>TX4dBm</sub> | _ | 7.63 | _ | mA | | Supply current Tx On with P <sub>RF</sub> = +4 dBm and DC-DC converter disabled (Bypass, VDD_RF = VDD_LDO_CORE = 3.3 V) <sup>2</sup> | I <sub>TX4dBm</sub> | _ | 11.89 | _ | mA | | Supply current Tx On with P <sub>RF</sub> = +7 dBm and DC-DC converter enabled (Buck; VDD_DCDC = 3.3 V, VDD_RF = VDD_LDO_CORE = 1.8 V) <sup>2</sup> | I <sub>TX7dBm</sub> | _ | 10.79 | _ | mA | | Supply current Tx On with P <sub>RF</sub> = +7 dBm and DC-DC converter disabled (Bypass, VDD_RF = VDD_LDO_CORE = 3.3 V, LDO_ANT ≥ 1.61 V) <sup>2</sup> | I <sub>TX7dBmb</sub> | _ | 16.81 | _ | mA | | Supply current Tx On with P <sub>RF</sub> = +10 dBm and DC-DC converter enabled (Buck; VDD_DCDC = 3.3 V, VDD_RF = VDD_LDO_CORE = LDO_ANT = 2.4 V) <sup>2</sup> | I <sub>TX10dBm</sub> | _ | 18.71 | _ | mA | | Supply current Tx On with P <sub>RF</sub> = +10 dBm<br>and DC-DC converter disabled (Bypass, VDD_RF =<br>VDD_LDO_CORE = 3.3 V, LDO_ANT ≥ 2.21 V) <sup>2</sup> | I <sub>TX10dBmb</sub> | _ | 20.99 | _ | mA | | Supply current Tx On in IEEE 802.15.4 with P <sub>RF</sub> = 0 dBm and DC-DC converter enabled (Buck; VDD_DCDC = 3.3 V, VDD_RF = VDD_LDO_CORE = 1.25 V) <sup>2,3</sup> | I <sub>TX0dBm15.4</sub> | _ | 3.75 | _ | mA | | Supply current Tx On in IEEE 802.15.4 with $P_{RF}$ = 0 dBm and DC-DC converter disabled (Bypass, VDD_RF = VDD_LDO_CORE = 3.3 V) <sup>2,3</sup> | I <sub>TX0dBm15.4</sub> | _ | 8.02 | _ | mA | | Supply current Tx On in IEEE 802.15.4 with P <sub>RF</sub> = +10 dBm and DC-DC converter enabled (Buck; VDD_DCDC = 3.3 V, VDD_RF = VDD_LDO_CORE = 1.25 V) <sup>2,3</sup> | I <sub>TX0dBm15.4</sub> | _ | 17.10 | _ | mA | | Supply current Tx On in IEEE 802.15.4 with P <sub>RF</sub> = +10 dBm and DC-DC converter disabled (Bypass, VDD_RF = VDD_LDO_CORE = 3.3 V) <sup>2,3</sup> | I <sub>TX0dBm15.4</sub> | _ | 19.19 | _ | mA | | Transmitter G | eneral Specification | ns | 1 | | | | Output RF Frequency | f <sub>RFout</sub> | 2.360 | _ | 2.4835 | GHz | | Maximum RF Output Power; 10 dBm configuration <sup>4,5</sup> | P <sub>RF,maxV</sub> | _ | 10 | _ | dBm | | Minimum RF Output power <sup>6,5</sup> | P <sub>RF,minn</sub> | _ | -30 | _ | dBm | Table 43. Top-level Transmitter Specifications ( $T_A = 25$ °C, nominal process unless otherwise noted) (continued) | Characteristic <sup>1</sup> | Symbol | Min. | Тур. | Max. | Unit | |----------------------------------------------------------------------------------------------------------------|---------------------------|-----------|------|------|---------| | RF Output power control range (nominal power supply) | P <sub>RFCR</sub> | _ | 32 | _ | dB | | Bluetooth LE Maximum Deviation of the Carrier Frequency <sup>7</sup> | F <sub>cdev,BLE</sub> | _ | ±3 | _ | kHz | | Bluetooth LE Frequency Hopping Support | | | YES | | | | $2^{\text{nd}}$ Harmonic of Transmit Carrier Frequency ( $P_{\text{out}} = P_{\text{RF,max}}$ ) <sup>8,9</sup> | TXH2 | _ | -53 | _ | dBm/MHz | | $3^{rd}$ Harmonic of Transmit Carrier Frequency ( $P_{out} = P_{RF,max}$ ) <sup>9</sup> | TXH3 | _ | -50 | _ | dBm/MHz | | Bluetooth LE un-coded 1 Mb | pps/coded 125 kbps | coded 500 | kbps | | | | Bluetooth LE 1 Mbps TX Output Spectrum 20 dB BW | TXBW <sub>BLE1M</sub> | 1.0 | | _ | MHz | | Bluetooth LE 1 Mbps average frequency deviation using a 00001111 modulation sequence | Δf1 <sub>avg,BLE1M</sub> | | 250 | | kHz | | Bluetooth LE 1 Mbps average frequency deviation using a 01010101 modulation sequence | Δf2 <sub>avg,BLE1M</sub> | | 220 | | kHz | | Bluetooth LE 1 Mbps RMS FSK Error | FSK <sub>err,BLE1M</sub> | | 3% | | | | Bluetooth LE 1 Mbps Adjacent Channel Transmit Power at 2 MHz offset <sup>9</sup> | P <sub>RF2MHz,BLE1M</sub> | _ | _ | -55 | dBc | | Bluetooth LE 1 Mbps Adjacent Channel Transmit Power at ≥ 3 MHz offset <sup>9</sup> | P <sub>RF3MHz,BLE1M</sub> | _ | _ | -59 | dBc | | Bluetooth L | E un-coded 2 Mbps | ; | | 1 | | | Bluetooth LE 2 Mbps TX Output Spectrum 20 dB BW | TXBW <sub>BLE2M</sub> | 2.0 | | _ | MHz | | Bluetooth LE 2 Mbps average frequency deviation using a 00001111 modulation sequence | Δf1 <sub>avg,BLE2M</sub> | _ | 500 | _ | kHz | | Bluetooth LE 2 Mbps average frequency deviation using a 01010101 modulation sequence | Δf2 <sub>avg,BLE2M</sub> | _ | 440 | _ | kHz | | Bluetooth LE 2 Mbps RMS FSK Error | FSK <sub>err,BLE2M</sub> | _ | 4% | _ | | | Bluetooth LE 2 Mbps Adjacent Channel Transmit Power at 4 MHz offset <sup>9</sup> | P <sub>RF4MHz,BLE2M</sub> | _ | _ | -55 | dBc | | Bluetooth LE 2 Mbps Adjacent Channel Transmit Power at ≥ 6 MHz offset <sup>9</sup> | P <sub>RF6MHz,BLE2M</sub> | _ | _ | -60 | dBc | | IEE | E 802.15.4 | 1 | 1 | 1 | 1 | | IEEE 802.15.4 Peak Frequency Deviation | Fdev <sub>15.4</sub> | _ | ±500 | _ | kHz | | IEEE 802.15.4 Error Vector Magnitude <sup>10,11</sup> | EVM <sub>15.4</sub> | _ | 5 | 8 | % | | IEEE 802.15.4 Offset Error Vector Magnitude <sup>12,13</sup> | OEVM <sub>15.4</sub> | _ | 0.5 | _ | % | | IEEE 802.15.4 TX spectrum level at 3.5 MHz offset <sup>10,14</sup> | TXPSD <sub>15.4</sub> | _ | _ | -36 | dBc | Data Sheet: Technical Data 45 / 88 Table 43. Top-level Transmitter Specifications (T<sub>A</sub> = 25 °C, nominal process unless otherwise noted) (continued) | Characteristic <sup>1</sup> | Symbol | Min. | Тур. | Max. | Unit | |-----------------------------------------------------------------------------------------------------------|--------|------|----------|------|------| | 30 MHz to 1 GHz, Peak detector, RBW=100 kHz | _ | _ | _ | -60 | dBm | | 1 GHz to 26 GHz, Peak detector, RBW = 1 MHz, based on FCC 15.247 at +10 dBm | _ | 1 | 1 | -42 | dBm | | 1 GHz to 2.36 GHz and 2.483 to 12.75 GHz, Peak detector, RBW = 1 MHz, based on ETSI EN 300 328 at +10 dBm | _ | _ | <u>-</u> | -37 | dBm | | 2.36 GHz to 2.4 GHz and 2.4 GHz to 2.483 GHz, Peak detector RBW 1 MHz, ETSI EN 300 328 at +10dBm | _ | _ | _ | -42 | dBm | - 1. All the TX parameters are measured at test hardware SMA connector. - 2. Transceiver power consumption. NBU running at @16 MHz. - 3. To obtain current consumption at higher output power use the formula $I_{TXndBm15.4} = I_{TXndBm15.4} + (I_{TXndBm} I_{TX0dBm})$ where n is the desired output power (+4 or +7) - 4. Measured at RF pins, with $V_{PA\_2P4GHz} \ge 2.4 \text{ V}$ . - 5. Variation across temperature (-40 °C to 105 °C) is up to 3 dB. - 6. Measured at the RF pins single supply configuration VDD\_RF = VDD\_LDO\_CORE = 1.25V - 7. Maximum drift of carrier frequency of the PLL during a Bluetooth LE packet with a nominal 32 MHz reference crystal. - 8. Harmonic levels based on recommended 2 component match for TX output power ≤ 5 dBm. Transmit harmonic levels depend on the quality of matching components. Additional harmonic margin using a 3<sup>rd</sup> matching component (1x shunt capacitor) is possible. - 9. Measured at Pout > 5 dBm and recommended high-power TX match. - 10. Measured as per IEEE Standard 802.15.4 - 11. Except for Channel 26 which has a specific configuration to keep a good trade-off between a passing FCC band edge test and an acceptable EVM value (and still under the IEEE 802.15.4 limit). - 12. Offset EVM is computed at one point per symbol, by combining the I value from the beginning of each symbol and the Q value from the middle of each symbol into a single complex value for EVM computations - 13. Except for Channel 26 which has a specific configuration to keep a good trade-off between a passing FCC band edge test and an acceptable EVM offset value. - 14. Measured at PRF, Max and recommended TX match. Transmit PA driver output as a function of the TX-PA POWER[5:0] field when measured at the IC pins is as follows: Table 44. Transmit Output Power as a function of PA\_POWER VPA\_2P4GHZ = 1 V / 0 dBm output power target | TX Pout (dBm) | | | | | |---------------|---------|------------|-----------|------------| | PA_POWER | LDO ANT | T = -40 °C | T = 25 °C | T = 105 °C | | 1 | 3 | -28.71 | -30 | -31.83 | | 3 | 3 | -22.96 | -24.22 | -26 | | 5 | 3 | -17.11 | -18.37 | -20.15 | | 7 | 3 | -13.67 | -14.92 | -16.71 | | 9 | 3 | -11.32 | -12.55 | -14.31 | | 11 | 3 | -9.43 | -10.65 | -12.42 | | 13 | 3 | -7.94 | -9.16 | -10.92 | | 15 | 3 | -6.65 | -7.88 | -9.64 | | 17 | 3 | -5.7 | -6.89 | -8.63 | | 19 | 3 | -4.72 | -5.9 | -7.65 | | 21 | 3 | -3.87 | -5.04 | -6.79 | Table 44. Transmit Output Power as a function of PA\_POWER VPA\_2P4GHZ = 1 V / 0 dBm output power target (continued) | TX Pout (dBm) | | | | | |---------------|---------|------------|-----------|------------| | PA_POWER | LDO ANT | T = -40 °C | T = 25 °C | T = 105 °C | | 23 | 3 | -3.1 | -4.27 | -6 | | 25 | 3 | -2.46 | -3.62 | -5.35 | | 27 | 3 | -1.82 | -2.98 | -4.7 | | 29 | 3 | -1.26 | -2.41 | -4.13 | | 31 | 3 | -0.74 | -1.88 | -3.59 | | 33 | 3 | -0.34 | -1.45 | -3.14 | | 35 | 3 | 0.11 | -0.98 | -2.66 | | 37 | 3 | 0.53 | -0.55 | -2.22 | | 39 | 3 | 0.92 | -0.15 | -1.81 | | 41 | 3 | 1.26 | 0.2 | -1.45 | | 43 | 3 | 1.59 | 0.55 | -1.09 | | 45 | 3 | 1.89 | 0.86 | -0.76 | | 47 | 3 | 2.16 | 1.16 | -0.45 | | 49 | 3 | 2.35 | 1.37 | -0.23 | | 51 | 3 | 2.59 | 1.63 | 0.05 | | 53 | 3 | 2.8 | 1.87 | 0.31 | | 55 | 3 | 3 | 2.09 | 0.55 | | 57 | 3 | 3.16 | 2.28 | 0.76 | | 59 | 3 | 3.33 | 2.47 | 0.97 | | 61 | 3 | 3.48 | 2.64 | 1.16 | | 63 | 3 | 3.62 | 2.81 | 1.35 | Table 45. Transmit Output Power as a function of PA\_POWER VPA\_2P4GHZ = 1.6 V / 7 dBm output power target | TX Pout (dBm) | | | | | |---------------|---------|-----------|-----------|-----------| | PA_POWER | LDO_ANT | T =-40 °C | T = 25 °C | T =105 °C | | 1 | 9 | -22.14 | -23.12 | -25.02 | | 3 | 9 | -16.11 | -17.1 | -19 | | 5 | 9 | -10.04 | -11.02 | -12.94 | | 7 | 9 | -6.67 | -7.65 | -9.56 | | 9 | 9 | -4.45 | -5.42 | -7.31 | | 11 | 9 | -2.58 | -3.53 | -5.42 | | 13 | 9 | -1.05 | -2.01 | -3.89 | | 15 | 9 | 0.19 | -0.76 | -2.64 | | 17 | 9 | 1.05 | 0.13 | -1.73 | | 19 | 9 | 2.02 | 1.1 | -0.75 | | 21 | 9 | 2.88 | 1.96 | 0.12 | Table 45. Transmit Output Power as a function of PA\_POWER VPA\_2P4GHZ = 1.6 V / 7 dBm output power target (continued) | TX Pout (dBm) | | | | | |---------------|---------|-----------|-----------|-----------| | PA_POWER | LDO_ANT | T =-40 °C | T = 25 °C | T =105 °C | | 23 | 9 | 3.61 | 2.7 | 0.87 | | 25 | 9 | 4.16 | 3.26 | 1.45 | | 27 | 9 | 4.73 | 3.86 | 2.06 | | 29 | 9 | 5.24 | 4.39 | 2.61 | | 31 | 9 | 5.68 | 4.85 | 3.1 | | 33 | 9 | 6.04 | 5.24 | 3.53 | | 35 | 9 | 6.4 | 5.62 | 3.95 | | 37 | 9 | 6.73 | 5.97 | 4.34 | | 39 | 9 | 7 | 6.27 | 4.66 | | 41 | 9 | 7.22 | 6.51 | 4.94 | | 43 | 9 | 7.44 | 6.75 | 5.21 | | 45 | 9 | 7.64 | 6.97 | 5.46 | | 47 | 9 | 7.81 | 7.16 | 5.68 | | 49 | 9 | 7.9 | 7.27 | 5.81 | | 51 | 9 | 8.05 | 7.44 | 6.01 | | 53 | 9 | 8.19 | 7.59 | 6.2 | | 55 | 9 | 8.32 | 7.73 | 6.36 | | 57 | 9 | 8.41 | 7.84 | 6.48 | | 59 | 9 | 8.51 | 7.95 | 6.63 | | 61 | 9 | 8.61 | 8.06 | 6.76 | | 63 | 9 | 8.7 | 8.16 | 6.87 | Table 46. Transmit Output Power as a function of PA\_POWER VPA\_2P4GHZ = 2.2 V / 10 dBm output | TX Pout (dBm) | | | | | |---------------|---------|------------|-----------|------------| | PA_POWER | LDO_ANT | T = -40 °C | T = 25 °C | T = 105 °C | | 1 | 15 | -20.67 | -21.46 | -23.26 | | 3 | 15 | -14.61 | -15.39 | -17.19 | | 5 | 15 | -8.61 | -9.39 | -11.16 | | 7 | 15 | -5.26 | -6.03 | -7.79 | | 9 | 15 | -3.06 | -3.82 | -5.55 | | 11 | 15 | -1.2 | -1.95 | -3.67 | | 13 | 15 | 0.29 | -0.45 | -2.16 | | 15 | 15 | 1.52 | 0.78 | -0.92 | | 17 | 15 | 2.37 | 1.65 | -0.03 | | 19 | 15 | 3.33 | 2.61 | 0.95 | | 21 | 15 | 4.17 | 3.46 | 1.81 | Table 46. Transmit Output Power as a function of PA\_POWER VPA\_2P4GHZ = 2.2 V / 10 dBm output (continued) | TX Pout (dBm) | | | | | |---------------|---------|------------|-----------|------------| | PA_POWER | LDO_ANT | T = -40 °C | T = 25 °C | T = 105 °C | | 23 | 15 | 4.89 | 4.19 | 2.56 | | 25 | 15 | 5.42 | 4.74 | 3.12 | | 27 | 15 | 5.99 | 5.32 | 3.73 | | 29 | 15 | 6.49 | 5.84 | 4.27 | | 31 | 15 | 6.92 | 6.29 | 4.74 | | 33 | 15 | 7.3 | 6.7 | 5.18 | | 35 | 15 | 7.66 | 7.08 | 5.6 | | 37 | 15 | 8 | 7.43 | 5.98 | | 39 | 15 | 8.28 | 7.74 | 6.31 | | 41 | 15 | 8.5 | 7.98 | 6.57 | | 43 | 15 | 8.74 | 8.23 | 6.85 | | 45 | 15 | 8.96 | 8.47 | 7.1 | | 47 | 15 | 9.15 | 8.67 | 7.33 | | 49 | 15 | 9.24 | 8.77 | 7.44 | | 51 | 15 | 9.41 | 8.96 | 7.65 | | 53 | 15 | 9.56 | 9.13 | 7.84 | | 55 | 15 | 9.7 | 9.28 | 8.01 | | 57 | 15 | 9.8 | 9.39 | 8.13 | | 59 | 15 | 9.92 | 9.52 | 8.28 | | 61 | 15 | 10.03 | 9.64 | 8.42 | | 63 | 15 | 10.12 | 9.75 | 8.55 | # 3.5 Analog # 3.5.1 ADC electrical specifications ## 3.5.1.1 16-bit ADC operating conditions Table 47. 16-bit ADC operating conditions | Symbol | Description | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |----------------------|----------------------------------------------------------------------------------|------|-------------------|------|------|-------| | V <sub>DD_ANA</sub> | Supply voltage | 1.71 | _ | 3.6 | V | | | $\Delta V_{DD\_ANA}$ | Supply voltage delta to V <sub>DD</sub> (V <sub>DD</sub> – V <sub>DD_ANA</sub> ) | -0.1 | 0 | +0.1 | mV | 2 | | ΔV <sub>SS_ANA</sub> | Ground voltage delta to V <sub>SS</sub> (V <sub>SS</sub> – V <sub>SS_ANA</sub> ) | -0.1 | 0 | +0.1 | mV | 2 | Table 47. 16-bit ADC operating conditions (continued) | Symbol | Description | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |-------------------|--------------------------------------------|---------------------|---------------------|---------------------|------|--------| | V <sub>REFH</sub> | ADC reference voltage high | 0.99 | V <sub>DD_ANA</sub> | V <sub>DD_ANA</sub> | V | | | V <sub>REFL</sub> | ADC reference voltage low | V <sub>SS_ANA</sub> | V <sub>SS_ANA</sub> | V <sub>SS_ANA</sub> | V | 3 | | V <sub>ADIN</sub> | Input voltage | V <sub>REFL</sub> | _ | V <sub>REFH</sub> | V | 3, 4,5 | | f <sub>ADCK</sub> | ADC input clock frequency | | | | | | | | Low-power mode (PWRSEL=00) | 6 | _ | 20 | MHz | | | | High-speed 16b mode (PWRSEL = 10) | 6 | _ | 48 | MHz | | | | High-speed 12b mode (PWRSEL = 10) | 6 | _ | 60 | MHz | | | C <sub>ADIN</sub> | Input capacitance | _ | 3.7 | 4.63 | pF | | | C <sub>p</sub> | Parasitic Cap of pad /package | _ | 2 | 3 | pF | | | R <sub>AS</sub> | Analog source resistance (external) | _ | _ | 5 | kΩ | 6 | | R <sub>ADIN</sub> | High-speed dedicated input channel (CH0:3) | | | | kΩ | 7,8 | | | — V <sub>DD_ANA</sub> ≥ 1.71 V | _ | 0.95 | 1.7 | | | | | — V <sub>DD_ANA</sub> ≥ 2.1 V | _ | 0.95 | 1.6 | | | | | — V <sub>DD_ANA</sub> ≥ 2.5 V | _ | 0.95 | 1.4 | | | | | Standard external input channel (Ch4:7) | | | | | | | | — V <sub>DD_ANA</sub> ≥ 1.71 V | _ | 1.35 | 3.25 | | | | | — V <sub>DD_ANA</sub> ≥ 2.1 V | _ | 1.35 | 2.15 | | | | | — V <sub>DD_ANA</sub> ≥ 2.5 V | _ | 1.35 | 1.75 | | | | | Standard muxed input channel (Ch4:11) | | | | | | | | — V <sub>DD_ANA</sub> ≥ 1.71 V | _ | 1.65 | 7.25 | | | | | — V <sub>DD_ANA</sub> ≥ 2.1 V | _ | 1.65 | 3.05 | | | | | — V <sub>DD_ANA</sub> ≥ 2.5 V | _ | 1.65 | 2.35 | | | - 1. Typical values assume V<sub>DD\_ANA</sub>= 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 24 MHz, unless otherwise stated. Typical values are for reference only, and are not tested in production. - 2. DC potential difference. - 3. For devices that do not have a dedicated VREFL and VSS\_ANA pins, VREFL and VSS\_ANA are tied to VSS internally. - 4. If V<sub>REFH</sub> is less than V<sub>DD\_ANA</sub>, then voltage inputs greater than V<sub>REFH</sub> but less than V<sub>DD\_ANA</sub> are allowed but result in a full scale conversion result - 5. ADC selected inputs and unselected dedicated inputs must not exceed V<sub>DD\_ANA</sub> during an ADC conversion. Unselected muxed inputs may exceed V<sub>DD\_ANA</sub> but must not exceed the IO supply associated with the inputs (VDD\_IO\_X) when a conversion is in progress. If an ADC input may exceed these levels, then a minimum of 1 K series resistance must be used between the source and the ADC input pin. - 6. This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible. - 7. There are several types of ADC inputs. To see which channels correspond to which type of ADC inputs, see channel index map in reference manual - 8. If the input come through a mux in the IO pad, add the IO Mux Resistance Adder value to the resistance for the channel type ## 3.5.1.2 16-bit ADC electrical characteristics Table 48. 16-bit ADC characteristics (VREFH = VDD\_ANA, VREFL = VSS\_ANA) | Symbol | Description | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |-------------------|------------------------------------------|------|-------------------|-------|--------|-------| | I <sub>DDA</sub> | Supply current | | | | | 2 | | | PWREN=0, Conversions triggered at 1 kS/s | _ | 2.2 | _ | μA | | | | PWREN=1, No Conversions | _ | 160 | 215 | μA | | | | Low-power, single-ended mode, 6 MHz | _ | 340 | 440 | μA | | | | Low-power, or dual-SE mode, 6 MHz | _ | 500 | 640 | μA | | | | Low-power, single-ended mode, 24 MHz | _ | 415 | 530 | μA | | | | Low-power, or dual-SE mode, 24 MHz | _ | 580 | 750 | μΑ | | | | High-speed, single-ended mode, 48 MHz | _ | 940 | 1200 | μA | | | | High-speed, or dual-SE mode, 48 MHz | _ | 1500 | 1950 | μA | | | I <sub>TS</sub> | Temp Sensor Current Adder | _ | 40 | 50 | μA | | | C <sub>SMP</sub> | ADC Sample cycles | 3.5 | _ | 131.5 | cycles | 3 | | C <sub>CONV</sub> | ADC conversion cycles | 24 | _ | 152 | cycles | | | C <sub>RATE</sub> | ADC conversion rate | _ | _ | 0.857 | MS/s | 4 | Table 48. 16-bit ADC characteristics (VREFH = VDD\_ANA, VREFL = VSS\_ANA) (continued) | Symbol | Description | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |----------------------|-----------------------------------------------------------|-----------------|-------------------|------------|------------------|-------| | | Low-power mode | _ | _ | 2 | | | | | High-speed mode (16-bits) | _ | _ | 3.16 | | | | | High-speed mode (12-bits) | | | | | | | $T_{SMP\_REQ}$ | Required Sample Time | See<br>equation | _ | _ | ns | 5 | | T <sub>AZ_REQ</sub> | Required Auto-zero Time | 291.7 | _ | _ | ns | 5 | | | Low-power mode | 72.9 | | _ | | | | | High-power mode (16-bits) | 58.3 | | | | | | | High-power mode (12-bits) | 30.3 | _ | _ | | | | T <sub>SMP</sub> | Sample Time External inputs | See<br>equation | _ | _ | ns | 5 | | T <sub>SMP_INT</sub> | Internal channel sample time | 1.5 | _ | _ | μs | 6 | | DNL | Differential non-linearity | _ | ±0.7 | +1.4/-0.95 | LSB <sup>7</sup> | 8 | | INL | Integral non-linearity | _ | ±2.0 | +4.0/–2.0 | LSB <sup>7</sup> | 8 | | Z <sub>SE</sub> | Zero-scale error (V <sub>ADIN</sub> = V <sub>REFL</sub> ) | _ | ±1.0 | ±2.0 | LSB <sup>7</sup> | 8 | | F <sub>SE</sub> | Full-scale error (V <sub>ADIN</sub> =V <sub>REFH</sub> ) | _ | ±2.0 | +2.0/-8.0 | LSB <sup>7</sup> | 8 | | TUE | Total unadjusted error | _ | ±4.0 | ±10.0 | LSB <sup>7</sup> | 8 | | ENOB | Effective number of bits | | | | | 8,9 | | | Differential mode | 10.7 | 40.5 | | bits | | | | — 0.5 MS/s | 12.7 | 13.5 | _ | | | | | — 2 MS/s | 12.0 | 12.7 | _ | | | | | Single-ended mode | | | | | | | | — 0.5 MS/s | 12.4 | 13.1 | - | | | | | — 2 MS/s | 11.5 | 12.2 | _ | | | | SINAD | Signal-to-noise plus distortion | | | | dD | 8,9 | | | Differential mode | 80 | 86 | | dB | | | | — 0.5 MS/s | | | _ | | | | | — 2 MS/s | 75 | 79 | _ | | | | | Single-ended mode | 77 | 81 | _ | | | | | — 0.5 MS/s | | | | | | | | — 2 MS/s | 71 | 75 | _ | | | | THD | Total harmonic distortion | 85 | 92 | _ | dB | 8,10 | | SFDR | Spurious free dynamic range | 86 | 94 | _ | dB | 8,10 | Table 48. 16-bit ADC characteristics (VREFH = VDD\_ANA, VREFL = VSS\_ANA) (continued) | Symbol | Description | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |-----------------|----------------------------------------------------------------------|--------|------------------------------------|----------|------|-------| | T <sub>SU</sub> | ADC/VREF start-up time | 5 | _ | _ | μs | 11 | | E <sub>IL</sub> | Input leakage error | _ | I <sub>lkg</sub> × R <sub>AS</sub> | _ | mV | 12 | | E <sub>TS</sub> | Temperature sensor error • T=-40 °C to 105 °C • T=-40 °C to 125 °C | _<br>_ | ±1<br>±1.5 | ±3<br>±4 | °C | 13 | - 1. Typical values assume V<sub>DD\_ANA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 24 MHz unless otherwise stated. Typical values are for reference only and are not tested in production. - 2. The ADC supply current depends on the ADC conversion clock speed, conversion rate and power mode. Typical value show is at 6 MHz, 24 MHz, and 48 MHz. For lowest power operation, PWRSEL should be set to 00. - 3. Must meet minimum TSMP requirement. - 4. Maximum conversion rate for high-speed mode is with F<sub>ADCK</sub> = 48 MHz. Maximum conversion rate for low-power mode is F<sub>ADCK</sub> = 24 MHz and 7.5 sample cycles (to meet the minimum auto-zero time requirement). - 5. Required sample time is dictated by external components R<sub>AS</sub>, C<sub>AS</sub>, internal components R<sub>ADIN</sub>, C<sub>ADIN</sub>, C<sub>P</sub>, and desired sample accuracy in bits. Calculated it with formula: T<sub>SMP\_REQ</sub> = B\*IN(2)\*[R<sub>AS</sub>\*(C<sub>AS</sub>\*C<sub>P</sub>)+ (R<sub>AS</sub> + R<sub>ADIN</sub>)\* C<sub>ADIN(typ)</sub>. Required auto-zero time is for ADC comparator offset cancellation. The chosen sample time should be no less than maximum of the two: T<sub>SMP</sub> = max(T<sub>SMP\_REQ</sub>,T<sub>AZ\_REQ</sub>). - 6. Internal channel inputs are those that do not come from external source (temperature sensor, bandgap). - 7. 1 LSB = $(V_{REFH} V_{REFL})/2^N$ (N=14 bits), for 16-bit specifications, multiply by 4. - 8. All accuracy numbers assume the ADC is calibrated with $V_{REFH} = V_{DD\_ANA}$ and using a high-speed dedicated input channel. - 9. Dynamic results assume F<sub>in</sub> = 1 kHz sinewave, AVGS = 0 for 2 MS/s, AVGS = 4 for 0.5 MS/s. - 10. Dynamic results assume F<sub>in</sub> = 1 kHz sinewave, no averaging. - 11. Set the power up delay (PUDLY) according to the ADC start-up time if PWREN=0. - 12. I<sub>lka</sub> = leakage current (Refer to pin leakage specification in the packaged device's voltage and current operating ratings). - 13. The temperature sensor can be calibrated to a ± 0.5% precision after board assembly by using a 3 temperature calibration flow with accurate ± 0.15 % temperature chamber. #### 3.5.2 CMP and 8-bit DAC electrical specifications Table 49. Comparator and 8-bit DAC electrical specifications | 1.71 | _ | 3.6 | V | | |-----------|------------------------------------------------------|-----------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------| | | 1 | | • | | | 0.97 | _ | VDD_IO_A<br>BC | V | | | , NPMD=0) | 200<br>10<br>400 | _<br>_<br>_ | μA<br>μA<br>nA | | | VSS_ANA | _ | VDD_ANA | V | 1 | | _ | _ | 20 | mV<br>mV | | | ) | D=1) — — — — — — — — — — — — — — VSS_ANA — — — — — — | MD=1) — 10<br>NPMD=1) — 400 | MD=1) — 200 — 10 — 10 NPMD=1) — 400 — VSS_ANA — VDD_ANA | - 200 — μA<br>- 10 — μA<br>- μA<br>NPMD=0) — 400 — nA<br>VSS_ANA — VDD_ANA V<br>— — 20 mV | Table 49. Comparator and 8-bit DAC electrical specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |--------------------|--------------------------------------------------------------------------------------------------------------|-------------|---------|-------------|----------|-------| | | Nano mode | _ | _ | 40 | mV | | | V <sub>H</sub> | Analog comparator hysteresis • CR0[HYSTCTR] = 00 | _ | 0 | _ | mV<br>mV | 2 | | | • CR0[HYSTCTR] = 01<br>• CR0[HYSTCTR] = 10 | _<br>_<br>_ | 20 | _<br>_<br>_ | mV<br>mV | | | | CR0[HYSTCTR] = 11 | | | | | 3 | | t <sub>D</sub> | <ul> <li>Propagation delay</li> <li>High-speed mode, 100 mV overdrive, power</li> <li>&gt; 1.71 V</li> </ul> | _ | _ | 25 | ns | 3 | | | High-speed mode, 30 mV overdrive, power 1.71 V | _ | _ | 50 | ns | | | | Normal mode, 30 mV overdrive, power > 1.71 V | _ | _ | 600 | ns | | | | Nano mode, 30 mV overdrive, power > 1.71 V | _ | _ | 5 | μs | | | t <sub>init</sub> | Analog comparator initialization delay | _ | _ | 40 | μs | 4 | | I <sub>DAC8b</sub> | 8-bit DAC current adder (enabled) • High-power mode (EN=1, PMODE=1) • Low-power mode (EN=1, PMODE=0) | | 10<br>1 | <u> </u> | μA<br>μA | | | INL | 8-bit DAC integral non-linearity • Low/High power mode, supply power > 1.71 V | -1.0 | _ | +1.0 | LSB | 5 | | DNL | 8-bit DAC differential non-linearity • Low/High power mode, power > 1.71 V | -1.0 | | +1.0 | LSB | 5 | - 1. For devices that do not have a dedicated VSS\_ANA pin, VSS\_ANA is tied to VSS internally. - 2. Typical hysteresis is measured with input voltage range limited to 0.6 to VDD\_ANA-0.6 V. - 3. Overdrive does not include input offset voltage or hysteresis. - 4. Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to CMP\_DACCR[DACEN], CMP\_DACCR[VRSEL], CMP\_DACCR[VOSEL], CMP\_MUXCR[PSEL], and CMP\_MUXCR[MSEL]), and the comparator output settling to a stable level. - 5. 1 LSB = V<sub>reference</sub>/256. ## Typical hysteresis Figure 13. Typical hysteresis vs. Vin level (VDD = 3.3 V, HPMD = 1) Figure 14. Typical hysteresis vs. Vin level (VDD = 3.3 V, HPMD = 0, NPMD = 0) ## 3.5.3 Voltage reference electrical specifications Table 50. VREF operating requirements | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |----------------|-------------------------|------|------|------|------|-------| | VDD_ANA | Supply voltage | 1.71 | 3.0 | 3.6 | V | | | C <sub>L</sub> | Output load capacitance | 130 | 220 | 470 | nF | 1 | <sup>1.</sup> C<sub>L</sub> must be connected to VREFO if the VREFO functionality is being used for either an internal or external reference. Table 51. VREF operating behaviors | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | | | | | |-------------------------|---------------------------------------------|---------------|-------------------------|------|------|-------|--|--|--|--| | | 1.0 V low-power reference voltage | | | | | | | | | | | V <sub>vrefo_lpbg</sub> | Voltage reference output 1.0 V - LP bandgap | _ | 1.0 | _ | V | 1 | | | | | | I <sub>q_lpbg</sub> | Quiescent current - LP bandgap | _ | 16 | _ | μA | | | | | | | I <sub>out_lpbg</sub> | Output current - LP bandgap | _ | 10 | _ | μA | | | | | | | t <sub>st_lpbg</sub> | Start-up time - LP bandgap | _ | 6 | 20 | μs | | | | | | | ΔV/ | Voltage variation - LP bandgap | _ | ±5 | _ | % | | | | | | | $V_{refo\_lpbg}$ | | | | | | | | | | | | | High precision re | eference volt | age | | | | | | | | | $V_{\text{vrefo}}$ | Voltage reference output 2.0 V | 1.0 | _ | 2.1 | V | 2,1 | | | | | | V <sub>step</sub> | Fine trim step | _ | 0.5 x V <sub>refo</sub> | _ | mV | | | | | | | Iq | Quiescent current | _ | 750 | _ | μΑ | | | | | | Table 51. VREF operating behaviors (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |----------------------|---------------------------------------|------|------|------|--------|-------| | I <sub>out</sub> | Output current | ±1 | _ | _ | mA | | | t <sub>st_lpbg</sub> | Start-up time | _ | _ | 400 | μs | | | $\Delta V_{LOAD}$ | Load regulation | _ | 100 | 200 | μV/mA | 3 | | V <sub>acc</sub> | Absolute voltage accuracy (room temp) | _ | ±1.5 | ±6.5 | mV | | | V <sub>dev</sub> | Voltage deviation over temperature | _ | 15 | _ | ppm/°C | | - 1. See the chip's Reference Manual for the appropriate settings of the VREF Status and Control register. - 2. V<sub>vrefo</sub> max is also ≤ VDD\_ANA 600 mV. - 3. Load regulation voltage is the difference between the VREFO voltage with no load vs. voltage with defined load. #### 3.6 Timers See General switching specifications. #### 3.7 Communication interfaces #### **3.7.1 LPUART** See General switching specifications. ## 3.7.2 LPSPI switching specifications The Low Power Serial Peripheral Interface (LPSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes. Table 52. LPSPI master mode timing | Symbol | Description | Min. | Max. | Unit | Notes | |--------|--------------------------------------------|---------------------------|----------------------------|---------------------|-------| | LP1 | Frequency of operation • LPSPI0 • LPSPI1 | _<br>_ | 12<br>24 | MHz<br>MHz | 1 | | LP2 | SPSCK period | 2 x t <sub>periph</sub> | 2048 x t <sub>periph</sub> | ns | 2 | | LP3 | Enable lead time | 1/2 | _ | t <sub>periph</sub> | 2 | | LP4 | Enable lag time | 1/2 | _ | t <sub>periph</sub> | 2 | | LP5 | Clock (SPSCK) high or low time | t <sub>SPSCK</sub> /2 - 3 | t <sub>SPSCK</sub> /2 | ns | _ | | LP6 | Data setup time (inputs) | 8 | _ | ns | _ | | LP7 | Data hold time (inputs) | 0 | _ | ns | _ | | LP8 | Data valid (after SPSCK edge) | _ | 6 | ns | _ | | LP9 | Data hold time (outputs) | 2 | _ | ns | _ | <sup>1.</sup> The frequency of operation is also limited to a minimum of $f_{periph}/2048$ and a max of $f_{periph}/2$ , where $f_{periph}$ is the LPSPI peripheral functional clock. <sup>2.</sup> $t_{periph} = 1/f_{periph}$ . - 1. If configured as an output. - 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB. Figure 16. LPSPI master mode timing (CPHA = 0) - 1.If configured as output - 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB. Figure 17. LPSPI master mode timing (CPHA = 1) Table 53. LPSPI slave mode timing | Symbol | Description | Min. | Max. | Unit | Notes | |--------|-----------------------------------------|-------------------------|-------------------------------|------|-------| | LP1 | Frequency of operation • LPSPI0-LPSPI1 | _ | 12 | MHz | 1 | | LP2 | SPSCK period | 4 x t <sub>periph</sub> | 2048 x<br>t <sub>periph</sub> | ns | 2 | Table 53. LPSPI slave mode timing (continued) | Symbol | Description | Min. | Max. | Unit | Notes | |--------|--------------------------------|---------------------------|-----------------------|---------------------|-------| | LP3 | Enable lead time | 1 | _ | t <sub>periph</sub> | 2 | | LP4 | Enable lag time | 1 | _ | t <sub>periph</sub> | 2 | | LP5 | Clock (SPSCK) high or low time | t <sub>SPSCK</sub> /2 - 5 | t <sub>SPSCK</sub> /2 | ns | _ | | LP6 | Data setup time (inputs) | | _ | ns | _ | | LP7 | Data hold time (inputs) | 1 | _ | ns | _ | | LP8 | Slave access time | _ | t <sub>periph</sub> | ns | 2,3 | | LP9 | Slave MISO disable time | _ | t <sub>periph</sub> | ns | 2,4 | | LP10 | Data valid (after SPSCK edge) | _ | 28 | ns | _ | | LP11 | Data hold time (outputs) | 1 | _ | ns | _ | - 1. The frequency of operation is also limited to a minimum of f<sub>periph</sub>/2048 and a max of f<sub>periph</sub>/4, where f<sub>periph</sub> is the LPSPI peripheral functional clock. - $t_{periph}$ = 1/f<sub>periph</sub>. Time to data active from high-impedance stat. - 4. Hold time to high-impedance state. ## 3.7.3 Inter-Integrated Circuit Interface (I<sup>2</sup>C) specifications Table 54. I <sup>2</sup>C timing | Characteristic | Symbol | Standa | rd Mode | Fast | Mode | Unit | |----------------------------------------------------------------------------------------------|-----------------------|------------------|-------------------|------------------------------------|------------------|------| | | | Min. | Max. | Min. | Max. | | | SCL Clock Frequency | f <sub>SCL</sub> | 0 | 100 | 0 | 400 | kHz | | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | t <sub>HD</sub> ; STA | 4 | _ | 0.6 | _ | μѕ | | LOW period of the SCL clock | t <sub>LOW</sub> | 4.7 | _ | 1.25 | _ | μs | | HIGH period of the SCL clock | t <sub>HIGH</sub> | 4 | _ | 0.6 | _ | μs | | Set-up time for a repeated START condition | t <sub>SU</sub> ; STA | 4.7 | _ | 0.6 | _ | μs | | Data hold time for I <sup>2</sup> C bus devices | t <sub>HD</sub> ; DAT | 01,2 | 3.45 <sup>3</sup> | 04,2 | 0.9 <sup>1</sup> | μs | | Data set-up time | t <sub>SU</sub> ; DAT | 250 <sup>5</sup> | _ | 100 <sup>3,6</sup> | _ | ns | | Rise time of SDA and SCL signals | t <sub>r</sub> | _ | 1000 | 20 +0.1C <sub>b</sub> <sup>7</sup> | 300 | ns | | Fall time of SDA and SCL signals | t <sub>f</sub> | _ | 300 | 20 +0.1C <sub>b</sub> <sup>6</sup> | 300 | ns | | Set-up time for STOP condition | t <sub>SU</sub> ; STO | 4 | _ | 0.6 | _ | μs | | Bus free time between STOP and START condition | t <sub>BUF</sub> | 4.7 | _ | 1.3 | _ | μs | | Pulse width of spikes that must be suppressed by the input filter | t <sub>SP</sub> | N/A | N/A | 0 | 50 | ns | The master mode I<sup>2</sup>C deasserts ACK of an address byte simultaneously with the falling edge of SCL. If no slaves acknowledge this address byte, then a negative hold time can result, depending on the edge rates of the SDA and SCL lines. - 2. A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the VIH(min) of the SCL signal) to bridge the undefined region of the falling edge of SCL. - 3. The maximum tHD; DAT must be met only if the device does not stretch the LOW period (tLOW) of the SCL signal. - 4. Input signal Slew = 10 ns and Output Load = 50 pF - 5. Set-up time in slave-transmitter mode is 1 IPBus clock period, if the TX FIFO is empty. - 6. A Fast mode $I^2C$ bus device can be used in a Standard mode $I^2C$ bus system, but the requirement $t_{SU; DAT} \ge 250$ ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, then it must output the next data bit to the SDA line $t_{rmax} + t_{SU; DAT} = 1000 + 250 = 1250$ ns (according to the Standard mode $I^2C$ bus specification) before the SCL line is released. - 7. C<sub>b</sub> = total capacitance of the one bus line in pF. Table 55. I <sup>2</sup>C 1 Mbps timing | Characteristic | Symbol | Min. | Max. | Unit | |----------------------------------------------------------------------------------------------|-----------------------|------------------------------------|------|------| | SCL Clock Frequency | f <sub>SCL</sub> | 0 | 1 | MHz | | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | t <sub>HD</sub> ; STA | 0.26 | _ | μs | | LOW period of the SCL clock | t <sub>LOW</sub> | 0.5 | _ | μs | | HIGH period of the SCL clock | t <sub>HIGH</sub> | 0.26 | _ | μs | | Set-up time for a repeated START condition | t <sub>SU</sub> ; STA | 0.26 | _ | μs | | Data hold time for I <sup>2</sup> C bus devices | t <sub>HD</sub> ; DAT | 0 | _ | μs | | Data set-up time | t <sub>SU</sub> ; DAT | 50 | _ | ns | | Rise time of SDA and SCL signals | t <sub>r</sub> | 20 +0.1C <sub>b</sub> <sup>1</sup> | 120 | ns | | Fall time of SDA and SCL signals | t <sub>f</sub> | 20 +0.1C <sub>b</sub> <sup>1</sup> | 120 | ns | | Set-up time for STOP condition | t <sub>SU</sub> ; STO | 0.26 | _ | μs | | Bus free time between STOP and START condition | t <sub>BUF</sub> | 0.5 | _ | μs | | Pulse width of spikes that must be suppressed by the input filter | t <sub>SP</sub> | 0 | 50 | ns | <sup>1.</sup> C<sub>b</sub> = total capacitance of the one bus line in pF. The max Cb value is 50 pF. Table 56. I2C HS mode timing<sup>1</sup> | Parameter | Symbol | Min | Max | Units | |----------------------------------------------------------------------------------------------|-----------------------|------------------------|-----|-------| | SCL Clock Frequency | f <sub>SCL</sub> | 0 | 3.4 | MHz | | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | t <sub>HD</sub> ; STA | 0.26 | _ | μs | | LOW period of the SCL clock | t <sub>LOW</sub> | 0.5 | _ | μs | | High period of the SCL clock | t <sub>HIGH</sub> | 0.26 | _ | μs | | Set-up time for a repeated START condition | t <sub>SU</sub> ; STA | 0.26 | _ | μs | | Data hold time for I2C bus devices | t <sub>HD</sub> ; DAT | 0 <sup>2</sup> | _ | μs | | Data setup time | t <sub>SU</sub> ; DAT | 34 | _ | ns | | Rise time of SDA and SCL signals | t <sub>r</sub> | 20 +0.1Cb <sup>3</sup> | 120 | ns | Table 56. I2C HS mode timing<sup>1</sup> (continued) | Fall time of SDA and SCL signals | t <sub>f</sub> | 20 +0.1Cb <sup>3</sup> | 120 | ns | |-------------------------------------------------------------------|-----------------------|------------------------|-----|----| | Setup time for STOP condition | t <sub>SU</sub> ; STO | 0.26 | _ | μs | | Bus free time between STOP and START condition | t <sub>BUF</sub> | 0.5 | _ | μs | | Pulse width of spikes that must be suppressed by the input filter | t <sub>SP</sub> | 0 | 50 | ns | - 1. Only PTB4/5, PTA18/19, PTC0/1, PTC4/5 pin can support Fast+ (3 MHz) mode. - A device must internally provide a data hold time to bridge the undefined part between VIH and VIL of the falling edge of the SCLH signal. An input circuit with a threshold as low as possible for the falling edge of the SCLH signal minimizes this hold time. - 3. Cb = total capacitance of the one bus line in pF. The max Cb value is 50 pF. ## 3.7.4 Improved Inter-Integrated Circuit Interface (MIPI-I3C) specifications Unless otherwise specified, MIPI-I3C specifications are timed to/from the $V_{IH}$ and/or $V_{IL}$ signal points. Table 57. MIPI-I3C specifications when communicating with legacy I2C devices | Symbol | Characteristic | 400 kHz/F | ast mode | 1 MHz/ Fa | ast+ mode | Unit | |---------------------|-------------------------------------------------|----------------------------------------|----------|----------------------------------------|-----------|------| | | | Min. | Max. | Min. | Max. | | | f <sub>SCL</sub> | SCL Clock Frequency | 0 | 0.4 | 0 | 1.0 | MHz | | t <sub>SU_STA</sub> | Set-up time for a repeated START condition | 600 | _ | 260 | _ | ns | | t <sub>HD_STA</sub> | Hold time (repeated START condition) | 600 | _ | 260 | _ | ns | | t <sub>LOW</sub> | LOW period of the SCL clock | 1300 | _ | 500 | _ | ns | | t <sub>HIGH</sub> | HIGH period of the SCL clock | 600 | _ | 260 | _ | ns | | t <sub>SU_DAT</sub> | Data set-up time | 100 | _ | 50 | _ | ns | | t <sub>HD_DAT</sub> | Data hold time for I <sup>2</sup> C bus devices | 0 | _ | 0 | _ | ns | | t <sub>f</sub> | Fall time of SDA and SCL signals | 20 +<br>0.1C <sub>b</sub> <sup>1</sup> | 300 | 20 +<br>0.1C <sub>b</sub> <sup>1</sup> | 120 | ns | | t <sub>r</sub> | Rise time of SDA and SCL signals | 20 +<br>0.1C <sub>b</sub> <sup>1</sup> | 300 | 20 +<br>0.1C <sub>b</sub> <sup>1</sup> | 120 | ns | | t <sub>SU_STO</sub> | Set-up time for STOP condition | 600 | _ | 260 | _ | ns | Table 57. MIPI-I3C specifications when communicating with legacy I<sup>2</sup>C devices (continued) | Symbol | Characteristic | 400 kHz/F | ast mode | 1 MHz/ Fa | Unit | | |------------------|-------------------------------------------------------------------|-----------|----------|-----------|------|----| | | | Min. | Max. | Min. | Max. | | | t <sub>BUF</sub> | Bus free time between STOP and START condition | 1.3 | _ | 0.5 | _ | μs | | t <sub>SP</sub> | Pulse width of spikes that must be suppressed by the input filter | 0 | 50 | 0 | 50 | ns | <sup>1.</sup> $C_b$ = total capacitance of the one bus line in pF. Table 58. MIPI-I3C open drain mode specifications | Symbol | Characteristic | Min. | Max. | Unit | Notes | |------------------------|-------------------------------------------------------------------------|-------------------------------------------------|-----------------------------|-------------|-------| | t <sub>LOW_OD</sub> | LOW period of the SCL clock | 200 | _ | ns | | | t <sub>DIG_OD_L</sub> | | t <sub>LOW_OD</sub> + t <sub>fDA_OD</sub> (min) | _ | ns | | | t <sub>HIGH</sub> | HIGH period of the SCL clock | t <sub>CF</sub> | 12 | ns | | | t <sub>fDA_OD</sub> | Fall time of SDA signal | 20 +0.1C <sub>b</sub> | 120 | ns | 1 | | t <sub>SU_OD</sub> | Data set-up time during open drain mode | 3 | _ | ns | | | t <sub>CAS</sub> | Clock after START (S) Condition • ENTAS0 • ENTAS1 • ENTAS2 • ENTAS3 | 38.4 n<br>38.4 n<br>38.4 n<br>38.4 n | 1 μ<br>100 μ<br>2 m<br>50 m | s<br>s<br>s | | | t <sub>CBP</sub> | Clock before STOP (P) condition | t <sub>CAS</sub> (min)/2 | _ | ns | | | t <sub>MMOverlap</sub> | Current master to secondary master overlap time during handoff | t <sub>DIG_OD_L</sub> | _ | ns | | | t <sub>AVAL</sub> | Bus available condition | 1 | _ | μs | | | t <sub>IDLE</sub> | Bus idle condition | 1 | _ | ms | | | t <sub>MMLock</sub> | Time internal where new master not driving SDA low | t <sub>AVAL</sub> | _ | μs | | <sup>1.</sup> $C_b$ = total capacitance of the one bus line in pF. Table 59. MIPI-I3C push-pull specifications for SDR and HDR-DDR modes | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |------------------------|----------------------------------------------|------|------|------|------|-------| | f <sub>SCL</sub> | SCL Clock Frequency | 0.01 | _ | 12.5 | MHz | | | t <sub>LOW</sub> | LOW period of the SCL clock | 24 | _ | _ | ns | | | t <sub>DIG_L</sub> | | 32 | _ | _ | ns | | | t <sub>HIGH_MIXE</sub> | HIGH period of the SCL clock for a mixed bus | 24 | _ | _ | ns | | Table 59. MIPI-I3C push-pull specifications for SDR and HDR-DDR modes (continued) | Symbol | Characteristic | Min. | Тур. | Max. | Unit | Notes | |-------------------------|---------------------------------------------------|------------------------------------------------|--------|---------------------------------------------------|------|-------| | t <sub>DIG_H_MIXE</sub> | | 32 | _ | 45 | ns | 1 | | t <sub>HIGH</sub> | HIGH period of the SCL clock | 24 | _ | _ | ns | | | t <sub>DIG_H</sub> | | 32 | _ | _ | ns | | | tSCO | Clock in to data out for slave | | | | | | | | Load capacitance = 50 pF | _ | _ | 38 | ns | | | | Load capacitance = 25 pF | _ | _ | 36 | ns | | | | Load capacitance = 15 pF | _ | _ | 35 | ns | | | | Load capacitance = 1 pF | _ | _ | 33 | ns | | | t <sub>CR</sub> | SCL clock rise time | _ | _ | 150 x 1/<br>f <sub>SCL</sub><br>(capped at<br>60) | ns | | | t <sub>CF</sub> | SCL clock fall time | _ | _ | 150 x 1/<br>f <sub>SCL</sub><br>(capped at<br>60) | ns | | | t <sub>HD_PP</sub> | SDA signal data hold • Master mode • Slave mode | t <sub>CR</sub> + 3 and<br>t <sub>CF</sub> + 3 | _<br>_ | | ns | | | t <sub>SU_PP</sub> | SDA signal setup | 3 | _ | _ | ns | | | t <sub>CASr</sub> | Clock after repeated START (Sr) | t <sub>CAS</sub> (min) | _ | _ | ns | | | t <sub>CBSr</sub> | Clock before repeated START (Sr) | t <sub>CAS</sub><br>(min)/2 | _ | _ | ns | | | C <sub>b</sub> | Capacitive load per bus line | _ | _ | 50 | pF | | <sup>1.</sup> When communicating with an I3C Device on a mixed Bus, the t<sub>DIG\_H\_MIXED</sub> period must be constrained in order to make sure that I<sup>2</sup>C devices do not interpret I3C signaling as valid I<sup>2</sup>C signaling. Figure 21. I3C legacy mode timing Figure 22. $t_{\mbox{\scriptsize DIG\_H}}$ and $t_{\mbox{\scriptsize DIG\_L}}$ # 3.8 Human Machine Interface (HMI) modules ## 3.8.1 General Purpose Input/Output (GPIO) See General switching specifications. ## 3.8.2 Flexible IO controller (FlexIO) Table 60. FlexIO Timing Specifications | Symbol | Description | Min | Тур | Max | Unit | Notes | |------------------|------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|-------| | t <sub>ODS</sub> | Output delay skew between any two FlexIO_Dx pins configured as outputs that toggle on same internal clock cycle | 0 | _ | 10 | ns | 1 | | t <sub>IDS</sub> | Input delay skew between any two FlexIO_Dx pins configured as inputs that are sampled on the same internal clock cycle | 0 | _ | 10 | ns | 1 | 1. Assumes pins muxed on same VDD\_IO domain with same load # 4 Package dimensions # 4.1 Obtaining package dimensions Package dimensions are provided in package drawings. To find a package drawing, go to nxp.com and perform a keyword search for the drawing's document number: | If you want the drawing for this package | Then use this document number | |------------------------------------------|-------------------------------| | 40-pin HVQFN | SOT618-13(DD) | | 48-pin HVQFN | SOT619-17(D) | # 5 Pinout ## 5.1 Pinout Table | 48H<br>VQ<br>FN | 40H<br>VQ<br>FN | Pin<br>Name | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | ALT8 | ALT9 | ALT1<br>0 | ALT1<br>1 | Wake<br>up | |-----------------|-----------------|-----------------------------|-----------------------------|------|---------------------|---------------------------|--------------------------------|--------------|--------------------------|-------------|------|---------------------|-----------|-----------|--------------| | 2 | 1 | PTB4 | | PTB4 | LPSPI<br>1_PC<br>S3 | LPUA<br>RT1_<br>CTS_<br>b | LPI2C<br>1_SD<br>A | I3C0_<br>SDA | TRG<br>MUX0<br>_IN0 | | | FLEXI<br>O0_D<br>30 | | | WUU<br>0_P15 | | 3 | 2 | PTB5 | | PTB5 | LPSPI<br>1_PC<br>S2 | LPUA<br>RT1_<br>RTS_<br>b | LPI2C<br>1_SC<br>L | I3C0_<br>SCL | TRG<br>MUX0<br>_OUT<br>0 | | | FLEXI<br>O0_D<br>31 | | | | | 4 | 3 | VDD_I<br>O_AB<br>C | VDD_I<br>O_AB<br>C | | | | | | | | | | | | | | 5 | 4 | SWIT<br>CH_W<br>AKEU<br>P_B | SWIT<br>CH_W<br>AKEU<br>P_B | | | | | | | | | | | | | | 6 | 5 | VDD_<br>SWIT<br>CH | VDD_<br>SWIT<br>CH | | | | | | | | | | | | | | 7 | 6 | VOUT<br>_SWI<br>TCH | VOUT<br>_SWI<br>TCH | | | | | | | | | | | | | | 8 | 7 | PTA0 | | PTA0 | CMP0<br>_OUT | LPUA<br>RTO_<br>CTS_<br>b | RF_G<br>PO_1<br>1 <sup>1</sup> | TPM0<br>_CH4 | FLEXI<br>O0_D<br>0 | SWD_<br>DIO | | | | | WUU<br>0_P0 | ## Table continued from the previous page... | 48H<br>VQ<br>FN | 40H<br>VQ<br>FN | Pin<br>Name | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | ALT8 | ALT9 | ALT1<br>0 | ALT1<br>1 | Wake<br>up | |-----------------|-----------------|------------------------------------|------------------------------------|-----------|---------------------|---------------------------|--------------------------------|-------------------|--------------------|---------------------|--------------------|--------------------|--------------------|------------------------------------------------------|-----------------------------------------------------------------| | 9 | 8 | PTA1 | | PTA1 | CMP1<br>_OUT | LPUA<br>RTO_<br>RTS_<br>b | RF_G<br>PO_1<br>0 <sup>1</sup> | TPM0<br>_CH5 | FLEXI<br>O0_D<br>1 | SWD_<br>CLK | | | | | | | 10 | 9 | PTA4 | ADC0<br>_A10/<br>CMP0<br>_IN0 | PTA4 | | RF_G<br>PO_9<br>1 | TPM0<br>_CLKI<br>N | TRAC<br>E_SW<br>O | FLEXI<br>O0_D<br>4 | BOOT<br>_CON<br>FIG | | | | | WUU<br>0_P2/<br>RF_X<br>TAL_<br>OUT_<br>ENAB<br>LE <sup>1</sup> | | 11 | | PTA1<br>6 | ADC0<br>_A12 | PTA1<br>6 | LPSPI<br>0_PC<br>S0 | EWM<br>0_OU<br>T_b | LPI2C<br>0_SC<br>LS | TPM0<br>_CH4 | LPUA<br>RT0_<br>RX | RF_G<br>PO_8<br>1 | | FLEXI<br>O0_D<br>5 | | | RF_N<br>OT_A<br>LLOW<br>ED <sup>1</sup> | | 12 | 10 | PTA1 7 | ADC0<br>_A13 | PTA1 7 | LPSPI<br>0_SIN | EWM<br>0_IN | LPI2C<br>0_SD<br>AS | TPM0<br>_CH5 | LPUA<br>RT0_<br>TX | RF_G<br>PO_7<br>1 | RF_G<br>PO_8<br>1 | FLEXI<br>O0_D<br>6 | | RF_E<br>XT_X<br>TAL_<br>REQU<br>EST/<br>RF_G<br>PO_7 | WUU<br>0_P3/<br>RF_N<br>OT_A<br>LLOW<br>ED1 | | 13 | 11 | PTA1<br>8 | CMP1<br>_IN1 | PTA1<br>8 | LPSPI<br>0_SO<br>UT | LPUA<br>RT0_<br>CTS_<br>b | LPI2C<br>0_SD<br>A | TPM0<br>_CH3 | RF_G<br>PO_0<br>1 | | | | LPUA<br>RT0_<br>RX | SPC0<br>_LPR<br>EQ | | | 14 | 12 | PTA1<br>9 | CMP1<br>_IN0/ | PTA1<br>9 | LPSPI<br>0_SC<br>K | LPUA<br>RT0_<br>RTS_<br>b | LPI2C<br>0_SC<br>L | TPM0<br>_CH2 | RF_G<br>PO_1 | | | | | | WUU<br>0_P4 | | 15 | 13 | VDD_<br>LDO_<br>CORE | VDD_<br>LDO_<br>CORE | | | | | | | | | | | | | | 16 | 14 | VOUT<br>_COR<br>E/<br>VDD_<br>CORE | VOUT<br>_COR<br>E/<br>VDD_<br>CORE | | | | | | | | | | | | | | 17 | 15 | PTA2<br>0 | ADC0<br>_A14/ | PTA2<br>0 | LPSPI<br>0_PC<br>S2 | LPUA<br>RT0_<br>TX | EWM<br>0_IN | TPM0<br>_CH1 | RF_G<br>PO_2<br>1 | | FLEXI<br>O0_D<br>7 | | | | | ## Table continued from the previous page... | 48H<br>VQ<br>FN | 40H<br>VQ<br>FN | Pin<br>Name | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | ALT8 | ALT9 | ALT1<br>0 | ALT1<br>1 | Wake<br>up | |-----------------|-----------------|-------------------------------|-------------------------------|-----------|---------------------|--------------------|--------------------|--------------|---------------------|--------------|--------------------|--------------------------------|-----------|-----------|-------------| | | | | CMP0<br>_IN3 | | | | | | | | | | | | | | 18 | 16 | PTA2<br>1 | ADC0<br>_A15/<br>CMP0<br>_IN2 | PTA2<br>1 | LPSPI<br>0_PC<br>S3 | LPUA<br>RT0_<br>RX | EWM<br>0_OU<br>T_b | TPM0<br>_CH0 | RF_G<br>PO_3 | RF_G<br>PO_7 | FLEXI<br>O0_D<br>8 | RF_G<br>PO_1<br>0 <sup>1</sup> | | | WUU<br>0_P5 | | 19 | 17 | VSS_<br>DCDC | VSS_<br>DCDC | | | | | | | | | | | | | | 20 | 18 | DCDC<br>_LX | DCDC<br>_LX | | | | | | | | | | | | | | 21 | 19 | VDD_I<br>O_D/<br>VDD_<br>DCDC | VDD_I<br>O_D/<br>VDD_<br>DCDC | | | | | | | | | | | | | | 22 | 20 | VOUT<br>_SYS/<br>VDD_<br>SYS | VOUT<br>_SYS/<br>VDD_<br>SYS | | | | | | | | | | | | | | 23 | 21 | PTD0 | ADC0<br>_A5 | PTD0 | | RESE<br>T_b | | | | | | | | | | | 24 | | PTD1 | ADC0<br>_B5 | PTD1 | SPC0<br>_LPR<br>EQ | NMI_b | RF_G<br>PO_4 | | | | | | | | | | 25 | | PTD2 | ADC0<br>_A6 | PTD2 | LPTM<br>R0_A<br>LT3 | TAMP<br>ER0 | RF_G<br>PO_5 | | | | | | | | | | 26 | | PTD3 | ADC0<br>_B6 | PTD3 | LPTM<br>R1_A<br>LT3 | TAMP<br>ER1 | RF_G<br>PO_6 | | TRG<br>MUX0<br>_IN2 | | | | | | | | 27 | 22 | PTD4 | XTAL<br>32K | PTD4 | LPTM<br>R0_A<br>LT2 | TAMP<br>ER2 | | | | | | | | | | | 28 | 23 | PTD5 | EXTA<br>L32K | PTD5 | LPTM<br>R1_A<br>LT2 | | | | | | | | | | | | 29 | 24 | VDD_<br>ANA | VDD_<br>ANA | | | | | | | | | | | | | | 30 | 25 | VREF<br>O | VREF<br>O | | | | | | | | | | | | | ### Table continued from the previous page... | 48H<br>VQ<br>FN | 40H<br>VQ<br>FN | Pin<br>Name | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | ALT8 | ALT9 | ALT1<br>0 | ALT1<br>1 | Wake<br>up | |-----------------|-----------------|-----------------------------------|---------------------------------|------|---------------------|--------------------------|---------------------|--------------|--------------|--------------------|------|---------------------|-----------|-----------|--------------| | 49 | 41 | VREF<br>L <sup>2</sup> | VREF<br>L | | | | | | | | | | | | | | 31 | | XTAL<br>_OUT | XTAL<br>_OUT | | | | | | | | | | | | | | 32 | 26 | XTAL | XTAL | | | | | | | | | | | | | | 33 | 27 | EXTA<br>L | EXTA<br>L | | | | | | | | | | | | | | 34 | 28 | VDD_<br>RF | VDD_<br>RF | | | | | | | | | | | | | | 35 | 29 | ANT_<br>2P4G<br>HZ <sup>1,3</sup> | ANT_<br>2P4G<br>HZ <sup>1</sup> | | | | | | | | | | | | | | 36 | 30 | VPA_<br>2P4G<br>HZ <sup>1,3</sup> | VPA_<br>2P4G<br>HZ <sup>1</sup> | | | | | | | | | | | | | | 37 | | PTC0 | | PTC0 | LPSPI<br>1_PC<br>S2 | CAN0<br>_TX <sup>4</sup> | I3C0_<br>SDA | TPM1<br>_CH0 | | LPI2C<br>1_SC<br>L | | FLEXI<br>O0_D<br>16 | | | WUU<br>0_P7 | | 38 | | PTC1 | | PTC1 | LPSPI<br>1_PC<br>S3 | CAN0<br>_RX <sup>4</sup> | I3C0_<br>SCL | TPM1<br>_CH1 | | LPI2C<br>1_SD<br>A | | FLEXI<br>O0_D<br>17 | | | WUU<br>0_P8 | | 39 | 31 | PTC2 | | PTC2 | LPSPI<br>1_SO<br>UT | LPUA<br>RT1_<br>RX | LPI2C<br>1_SC<br>LS | TPM1<br>_CH2 | | I3C0_<br>PUR | | FLEXI<br>O0_D<br>18 | | | WUU<br>0_P9 | | 40 | 32 | PTC3 | | PTC3 | LPSPI<br>1_SC<br>K | LPUA<br>RT1_<br>TX | LPI2C<br>1_SD<br>AS | TPM1<br>_CH3 | | | | FLEXI<br>O0_D<br>19 | | | | | 41 | 33 | VDD_<br>CORE | VDD_<br>CORE | | | | | | | | | | | | | | 42 | 34 | PTC4 | | PTC4 | LPSPI<br>1_SIN | CAN0<br>_TX <sup>4</sup> | LPI2C<br>1_SC<br>L | | TPM2<br>_CH0 | | | FLEXI<br>O0_D<br>20 | | | WUU<br>0_P10 | | 43 | 35 | PTC5 | | PTC5 | LPSPI<br>1_PC<br>S0 | CAN0<br>_RX <sup>4</sup> | LPI2C<br>1_SD<br>A | TPM1<br>_CH4 | TPM2<br>_CH1 | | | FLEXI<br>O0_D<br>21 | | | | | 44 | 5 | PTC6 | ADC0<br>_A8 | PTC6 | LPSPI<br>1_PC<br>S1 | | | TPM1<br>_CH5 | | | | FLEXI<br>O0_D<br>22 | | | WUU<br>0_P11 | #### Table continued from the previous page... | 48H<br>VQ<br>FN | 40H<br>VQ<br>FN | Pin<br>Name | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | ALT8 | ALT9 | ALT1<br>0 | ALT1<br>1 | Wake<br>up | |-----------------|-----------------|-------------|--------------|------|---------------------|--------------------------|--------------|--------------------|---------------------------------|------------|------|---------------------|-----------|-----------|-----------------------------------------------------------------| | 45 | 36 | PTC7 | | PTC7 | TRG<br>MUX0<br>_IN3 | TRG<br>MUX0<br>_OUT<br>3 | SFA0<br>_CLK | TPM1<br>_CLKI<br>N | TPM2<br>_CLKI<br>N <sup>1</sup> | CLKO<br>UT | | FLEXI<br>O0_D<br>23 | | | WUU<br>0_P12<br>/<br>NMI_<br>b/<br>RF_N<br>OT_A<br>LLOW<br>ED 1 | | 46 | 37 | РТВ0 | ADC0<br>_B10 | РТВ0 | LPSPI<br>1_PC<br>S0 | | | TPM1<br>_CH0 | | | | FLEXI<br>O0_D<br>26 | | | WUU<br>0_P13 | | 47 | 38 | PTB1 | ADC0<br>_B11 | PTB1 | LPSPI<br>1_SIN | | | TPM1<br>_CH1 | | | | FLEXI<br>O0_D<br>27 | | | | | 48 | 39 | PTB2 | ADC0<br>_B12 | PTB2 | LPSPI<br>1_SC<br>K | LPUA<br>RT1_<br>TX | | TPM1<br>_CH2 | | | | FLEXI<br>O0_D<br>28 | | | | | 1 | 40 | PTB3 | ADC0<br>_B13 | РТВ3 | LPSPI<br>1_SO<br>UT | LPUA<br>RT1_<br>RX | | TPM1<br>_CH3 | | | | FLEXI<br>O0_D<br>29 | | | WUU<br>0_P14 | | 49 | 41 | VSS | vss | | | | | | | | | | | | | - 1. This signal is not available for the parts without Radio modules. - 2. VREF shorts to VSS. - 3. For the parts that have no radio modules, this pin is not connected. - 4. This signal is not available for the parts without CAN module. - 5. PTC6\_WUU0\_P11 pin signal available only as a wake up source for FlexCAN module on signal CAN0\_RX from pin PTC5. Other configuration on PTC6 shall not be used. ## 5.2 Recommended connection for unused analog and digital pins Table 61 shows the recommended connections for pins if those pins are not used in the customer's application Table 61. Recommended connection for unused interfaces | Pin Type | Pin Function | Recommendation | Comments | |----------|--------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power | VDD_LDO_CORE | Connect to VOUT_CORE | When LDO-CORE is not used, the VDD_LDO_CORE and VDD_CORE need to be shorted together and supplied at the VDD_CORE voltage level. The LDO-CORE can be disabled in software. | | Power | VOUT_CORE | Connect to VDD_LDO_CORE | When LDO-CORE is not used, the VDD_LDO_CORE and VDD_CORE need to be shorted together and supplied at the | Table 61. Recommended connection for unused interfaces (continued) | Pin Type | Pin Function | Recommendation | Comments | |-----------------|--------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | VDD_CORE voltage level. The LDO-CORE can be disabled in software. | | Power | VOUT_SYS | Connect to VDD_IO_D | When the LDO-SYS is not used, VDD_IO_D (LDO-SYS input) and VDD_SYS (LDO-SYS output) need to be shorted together and supplied at the VDD_SYS level. The LDO-SYS can be disabled in software. | | Power | VDD_DCDC | Connected internally with VDD_IO_D | When DCDC is not used, the DCDC input pin is shared with VDD_IO_D in this package, therefore, must be powered at VDD_IO_D voltage level. DCDC_LX output pin can be floating. DCDC can be disabled in software. | | Power | DCDC_LX | Float | | | Power | VDD_IO_D | Must be powered | VDD_IO_D is used to power parts of the system power controller (SPC) and must be powered to use the chip. If LDO_SYS is not being used, then tie VDD_IO_D to VOUT_SYS and supply power from an external source. The regulator should also be disabled in software. | | Power | VDD_SWITCH | Must be powered | Powers FRO16 and a portion of RAM. | | Power | VOUT_SWITCH | Float | | | Power | VDD_IO_ABC | Must be powered | VDD_IO_ABC powers the mux logic for PORTA, PORTB and PORTC. It must be powered during POR. The recommendation is to keep it powered, but it can be connected to the output of the Smart Power Switch and be left floating in shelf storage mode. | | Power | VPA_2P4GHz | Float | | | Power | VDD_ANA | Float | | | Power | VREFH | Always connect to VDD_ANA potential | Always connect to VDD_ANA potential | | Power | VREFL | Always connect to VSS potential | Always connect to VSS potential | | Power | VSS_ANA | Always connect to VSS potential | Always connect to VSS potential | | Power | VSS_DCDC | Always connect to VSS potential | Always connect to VSS potential | | Power | VSS_RF | Always connect to VSS potential | Always connect to VSS potential | | Analog/non-GPIO | ADCn_x | Float | | | Analog/non-GPIO | VREFO | Float | Analog output - Float | Table continues on the next page... Data Sheet: Technical Data 75 / 88 Table 61. Recommended connection for unused interfaces (continued) | Pin Type | Pin Function | Recommendation | Comments | |-----------------|-------------------------------|-----------------------------------------|----------------------------------------------| | Analog/non-GPIO | TAMPERx | Float | | | Analog/non-GPIO | RTC_WAKEUP_B | Float | | | Analog/non-GPIO | RTC_RTCCLKOUT | Float | | | Analog/non-GPIO | EXTAL32K | Float | | | Analog/non-GPIO | XTAL32K | Float | Analog output - Float | | Analog/non-GPIO | EXTAL_32M | Float | | | Analog/non-GPIO | XTAL_32M | Float | Analog output - Float | | GPIO/Analog | PTx/CMP <i>n</i> _IN <i>x</i> | Float | Float (default is analog input) | | GPIO/Digital | PTD1/NMI_b | $10k\Omega$ pullup or disable and float | Pull high or disable in PCR & FOPT and float | | GPIO/Digital | PTx | Float | Float (default is disabled) | ## 5.3 Pinouts diagram The below figure shows the pinout diagram for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section. # 6 Ordering parts ### 6.1 Determining valid orderable parts Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to nxp.com and perform a part number search for the following device numbers:MCXW716 ### 7 Part identification Part numbers for the device have fields that identify the specific part. Use the values of these fields to determine the specific part. ## 7.1 Part number format Part numbers for this device have the following format: BPSSFRFSFTPGSRPT Table 62. Part number fields descriptions | Field | Description | Values | | | |-------|---------------------|--------------------------------------------|--|--| | В | Brand | MCX | | | | PS | Product series name | W= Wireless | | | | SF | Sub Family | 7= Performance Class | | | | R | Radio | 1= Bluetooth LE + 802.15.4 | | | | F | Flash Size | 6= 1 MB | | | | SF | Sub Feature | A= Baseline | | | | 55 | Sub realure | C= CAN | | | | Т | Temperature | M= Industrial, -40 °C to + 125 °C (Ta) | | | | PG | Package | FT= 48 HVQFN "Wettable", 7 mm x 7 mm, 0.5p | | | | FG | Package | FP= 40 HVQFN "Wettable", 6 mm x 6 mm, 0.5p | | | | SR | Silicon Revision | A= Production Mask Set | | | | PT | Dookogo Tuno | T= Tray | | | | F1 | Package Type | R= Tape and Reel | | | ## 7.2 Example This is an example part number: MCXW716AMFTAT ## 7.3 Package marking Part numbers for this device have the following format: B PS SF R F SF T PG SR Table 63. Package Marking | Field | Description | Values | | |-------|---------------------|----------------------------|--| | В | Brand MCX | | | | PS | Product series name | W= Wireless | | | SF | Sub Family | 7= Performance Class | | | R | Radio | 1= Bluetooth LE + 802.15.4 | | | F | Flash Size | 6= 1 MB | | | SF | Sub Feature | A= Baseline | | | J SI | Sub realure | C= CAN | | Table 63. Package Marking (continued) | Field | Description Values | | |-------|--------------------|--------------------------------------------| | Т | Temperature | M=Industrial, -40 °C to + 125 °C (Ta) | | DC. | PG Package | FT= 48 HVQFN "Wettable", 7 mm x 7 mm, 0.5p | | l LG | | FP= 40 HVQFN "Wettable", 6 mm x 6 mm, 0.5p | | SR | Silicon Revision | A= Production Mask Set | ## 7.3.1 Package marking information The MCXW71 package has the following top-side marking: First line: aaaaaaSecond line: aaaaaaThird line: mmmmmFourth line: xxxywwxx Table 64. Package marking | Identifier | Description | |------------|----------------------------------------------------------| | а | Reduced part number code, refer to Package marking table | | m | Mask set | | у | Year | | W | Work week | | х | NXP internal use | # 8 Terminology and guidelines ### 8.1 Definitions Key terms are defined in the following table: | Term | Definition | | | | | | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Rating | A minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure: | | | | | | | | Operating ratings apply during operation of the chip. | | | | | | | | Handling ratings apply when the chip is not powered. | | | | | | | | NOTE | | | | | | | | The likelihood of permanent chip failure increases rapidly as soon as a characteristic | | | | | | | | begins to exceed one of its operating ratings. | | | | | | | Operating requirement | A specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip | | | | | | #### Table continued from the previous page... | Term | Definition | | | | | |--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Operating behavior | A specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions | | | | | | Typical value | A specified value for a technical characteristic that: • Lies within the range of values specified by the operating behavior | | | | | | | Is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions | | | | | | | NOTE Typical values are provided as design guidelines and are neither tested nor guaranteed. | | | | | ## 8.2 Examples ## Operating rating: | Symbol | Description | Min. | Max. | Unit | |----------|---------------------------|------|------|------| | $V_{DD}$ | 1.0 V core supply voltage | -0.3 | 1.2 | V | ### Operating requirement: | Symbol | Description | Min. | Max. | Unit | |-----------------|---------------------------|------|------|------| | V <sub>DD</sub> | 1.0 V core supply voltage | 0.9 | 1.1 | V | Operating behavior that includes a typical value: | Symbol | Description | Min. | Тур. | Max. | Unit | |--------|------------------------------------------------|------|------|------|------| | | Digital I/O weak<br>pullup/pulldown<br>current | 10 | 70 | 130 | μΑ | | | | | | | | ## 8.3 Typical-value conditions Typical values assume you meet the following conditions (or other conditions as specified): | Symbol | Description | Value | Unit | |-----------------|---------------------|-------|------| | T <sub>A</sub> | Ambient temperature | 25 | °C | | V <sub>DD</sub> | Supply voltage | 3.3 | V | ### 8.4 Relationship between ratings and operating requirements ### 8.5 Guidelines for ratings and operating requirements Follow these guidelines for ratings and operating requirements: - · Never exceed any of the chip's ratings. - During normal operation, don't exceed any of the chip's operating requirements. - If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible. # 9 Abbreviations and Acronyms The following table provides the list of abbreviations and acronyms their definitions. Table 65. Abbreviations and Acronyms and their definition | Abbreviations and Acronyms | Definitions | |----------------------------|-----------------------------| | ADC | Analog-to-Digital Converter | | AXBS | Crossbar Switch | | CMC | Core Mode Controller | | CRC | Cyclic Redundancy Check | | СТІ | Cross Trigger Interface | | DAP | Debug Access Port | | DMA | Direct Memory Access | | DSP | Digital Signal Processing | | DWT | Data Watchpoint and Trace | | EWM | External Watchdog Monitor | Table 65. Abbreviations and Acronyms and their definition (continued) | Abbreviations and Acronyms | Definitions | | |----------------------------|--------------------------------------------------------|--| | FRO | Free Running Oscillator | | | FMC | Flash Memory Controller | | | FPU | Floating Point Unit | | | GPIO | General-purpose Input and Output | | | I3C | Improved Inter-Integrated Circuit | | | ITM | Instruction Trace Macrocell | | | LPCMP | Low Power Comparator | | | LPI2C | Low Power Inter-Integrated Circuit | | | LPIT | Low Power Periodic Interrupt Timer | | | LPSPI | Low Power Serial Peripheral Interface | | | LPTMR | Low-Power Timer | | | LPUART | Low Power Universal Asynchronous Receiver/ Transmitter | | | MPU | Memory Protection Unit | | | MRCC | Module Reset and Clock Control | | | MSCM | Miscellaneous System Control Module | | | MU | Messaging Unit | | | NBU | Narrowband Unit | | | NPX | FMC with NVM PRINCE Encryption and Decryption | | | NVIC | Nested Vectored Interrupt Controller | | | NVM | Non-Volatile Memory | | | OSC | Oscillator | | | RFMC | Radio Mode Controller | | | RTC | Real Time Clock | | | SEMA42 | Semaphore Module | | | SCG | System Clock Generator | | | SFA | Signal Frequency Analyzer | | | SMSCM | Secure Miscellaneous System Control Module | | | SPC | System Power Controller | | | SWD | Serial Wire Debug | | | TPIU | Trace Port Interface Unit | | | TPM | Timer/PWM Module | | | TRDC | Trusted Resource Domain Controller | | Table 65. Abbreviations and Acronyms and their definition (continued) | Abbreviations and Acronyms | Definitions | |----------------------------|------------------------------| | TRNG | True Random Number Generator | | TRGMUX | Trigger Multiplexer | | TSTMR | Time Stamp Timer | | VREF | Voltage Reference | | WDOG | Watchdog | | WUU | Wake-Up Unit | # 10 Revision history The following table provides a revision history for this document. Table 66. Revision History | Rev. No. | Date | Substantial Changes | |----------|----------------|---------------------| | 2 | September 2024 | Initial release | ## Legal information #### Data sheet status | Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition | |-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - 2] The term 'short data sheet' is explained in section "Definitions". - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="https://www.nxp.com">https://www.nxp.com</a>. #### **Definitions** **Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### **Disclaimers** Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at https://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Quick reference data — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. Suitability for use in non-automotive qualified products — Unless this document expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. **Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions. Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. NXP has a Product Security Incident Response Team (PSIRT) (reachable at PSIRT@nxp.com) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products. **NXP B.V.** — NXP B.V. is not an operating company and it does not distribute or sell products. 86 / 88 #### **Trademarks** Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners. NXP — wordmark and logo are trademarks of NXP B.V. AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision, **Versatile** — are trademarks and/or registered trademarks of Arm Limited (or its subsidiaries or affiliates) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved. **Bluetooth** — the Bluetooth wordmark and logos are registered trademarks owned by Bluetooth SIG, Inc. and any use of such marks by NXP Semiconductors is under license. **Matter, Zigbee** — are developed by the Connectivity Standards Alliance. The Alliance's Brands and all goodwill associated therewith, are the exclusive property of the Alliance. Data Sheet: Technical Data 87/88 Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © NXP B.V. 2024. All rights reserved. For more information, please visit: https://www.nxp.com Date of release: 09/2024 Document identifier: MCX W71